Ameba-D User Manual
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
468
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RSVD
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
VTRLD
R/W
Bit
Name
Access
Default
Description
31:16
RSVD
N/A
--
Reserved
15:0
VTRLD
R/W
0x0
When the velocity timer reaches zero, the velocity timer register reloads this value.
21.3.3.6
REG_VT
Name
: Q-Decoder Velocity Timer Register
Size
: 32 bits
Address offset
: 0x002C
Read/write access
: read
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
RSVD
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
VT
R
Bit
Name
Access
Default
Description
31:16
RSVD
N/A
--
Reserved
15:0
VT
R
0x0
This is the velocity timer value of the down counter.
21.3.3.7
REG_VCOMP
Name
: Q-Decoder Velocity Compare Register
Size
: 32 bits
Address offset
: 0x0030
Read/write access
: read/write
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
VUPLMT
R/W
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
VLOWLMT
R/W
Bit
Name
Access
Default
Description
31:16
VUPLMT
R/W
0
This is the velocity upper limit value.
15:0
VLOWLMT
R/W
0
This is the velocity lower limit value.
21.3.4
Interrupt Registers
21.3.4.1
REG_IMR
Name
: Q-Decoder Interrupt Mask Register
Size
: 32 bits
Address offset
: 0x003C
Read/write access
: read/write
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03