Ameba-D User Manual
User Manual All information provided in this document is subject to legal disclaimers. © REALTEK 2019. All rights reserved.
296
RSVD
RO_MON_TOTAL_CYCLE
R
Bit
Name
Access
Reset
Description
31:28
RSVD
N/A
-
Reserved
27:0
RO_MON_TOTAL_CYCLE
R
0
Actually monitored clock cycles
14.2.20
REG_RX_BYTE_CNT
Name:
Rx FIFO Byte Count Register
Size:
32 bits
Address offset:
0x0050
Read/write access:
read/write
31
30
29
…
19
18
17
16
RSVD
CLR_RX_BYTE_
CNT
W1C
15
14
13
12
…
3
2
1
0
RO_RX_BYTE_CNT
R
Bit
Name
Access
Reset Description
31:17
RSVD
N/A
-
Reserved
16
CLR_RX_BYTE_CNT
W1C
0
Writing 1 to clear RO_RX_BYTE_CNT
15:0
RO_RX_BYTE_CNT
R
1
Counting the byte number of data reading from Rx FIFO
14.2.21
FCR
Name:
FIFO Control Register
Size:
32 bits
Address offset:
0x0054
Read/write access:
read/write
31
30
29
…
10
9
8
RSVD
7
6
5
4
3
2
1
0
RXFIFO_TRIGGER_LEVEL
RSVD
DMA_MODE
CLEAR_TXFIFO
CLEAR_RXFIFO
RPT_ERR
R/W
R/W
W1C
W1C
R/W
Bit
Name
Access
Reset
Description
31:8
RSVD
N/A
-
Reserved
7:6
RXFIFO_TRIGGER_LEVEL
R/W
2’b11
Defines the 16 entries Receiver FIFO Interrupt trigger level (0 ~ 15 bytes).
00: 1 byte
01: 4 bytes
10: 8 bytes
11: 14 bytes
5:4
RSVD
N/A
-
Reserved
3
DMA_MODE
R/W
0
DMA mode enable or disable.
0: Disable
1: Enable
2
CLEAR_TXFIFO
W1C
0
Writing logic ‘1’ to this bit clears the Transmitter FIFO and resets its logic.
The shift register isn’t cleared, that is transmitting of the current character
continues.
Writing 1 to this bit is self-clearing.
1
CLEAR_RXFIFO
W1C
0
Writing logic ‘1’ to this bit clears the Receiver FIFO and resets its logic.
Realtek confidential files
The document authorized to
SZ99iot
2019-05-15 10:08:03