NUC970 Technical Reference Manual
Publication Release Date: Dec. 15, 2015
- 180 -
Revision V1.30
NUC97
0
T
E
CHNIC
A
L
RE
F
E
RE
N
CE
MA
NUA
L
[17:16]
ETIMER0_S
Enhanced Timer 0 Engine Clock Source Selection
This field selects which clock is used to be the source of engine clock for Enhanced Timer 0
controller.
00: ETIMER0_SrcCLK = XIN.
01: ETIMER0_SrcCLK = PCLK.
10: ETIMER0_SrcCLK = PCLK/4096.
11: ETIMER0_SrcCLK = 32.768 kHz.
[11:10]
WWDT_S
WWDT Engine Clock Source Selection
This field selects which clock is used to be the source of engine clock for WWDT controller.
00: WWDT_SrcCLK = XIN.
01: WWDT_SrcCLK = XIN/128.
10: WWDT_SrcCLK = PCLK/4096.
11: WWDT_SrcCLK = 32.768 kHz.
[9:8]
WDT_S
WDT Engine Clock Source Selection
This field selects which clock is used to be the source of engine clock for WDT controller.
00: WDT_SrcCLK = XIN.
01: WDT_SrcCLK = XIN/128.
10: WDT_SrcCLK = PCLK/4096.
11: WDT_SrcCLK = 32.768 kHz.
[7:0]
MDCLK_N
MII Management Interface Clock
This field defines the clock divide number for clock divider to generate the clock for MII
management interface.
The actual clock divide number is (M 1). So,
MDCLK = HCLK / (M 1).