
NUC970 Technical Reference Manual
Publication Release Date: Dec. 15, 2015
- 625 -
Revision V1.30
NUC97
0
T
E
CHNIC
A
L
RE
F
E
RE
N
CE
MA
NUA
L
EMAC n Receive Start Demand Register (EMACn_RSDR)
S/W issues a write command to EMACn_RSDR register to make RXDMA to leave Halt state and
continue the frame reception.
Register
Offset
R/W
Description
Reset Value
EMACn_RSDR
n=0,1
E0x0
A4
W
EMAC n Receive Start Demand Register
Undefined
31
30
29
28
27
26
25
24
RSD
23
22
21
20
19
18
17
16
RSD
15
14
13
12
11
10
9
8
RSD
7
6
5
4
3
2
1
0
RSD
Bits
Description
[31:0]
RSD
Receive Start Demand
If the RX descriptor is not available for use of RXDMA after the RXON
(EMACn_MCMDR[0]) is enabled, the FSM (Finite State Machine) of RXDMA enters the
Halt state and the frame reception is halted. After the S/W has prepared the new RX
descriptor for frame reception, it must issue a write command to EMACn_RSDR register
to make RXDMA to leave Halt state and continue the frame reception.
The EMACn_RSDR is a write only register and the value read from this register is
undefined.
The write to EMACn_RSDR register takes effect only when RXDMA stayed at Halt state.