NUC970 Technical Reference Manual
Publication Release Date: Dec. 15, 2015
- 1109 -
Revision V1.30
NUC97
0
T
E
CHNIC
A
L
RE
F
E
RE
N
CE
MA
NUA
L
Digital Display Output Control
5.30.5.3
Various digital video output modes are supported:
(1) 8-bit/16-bit YUV output for external TV-encoder;
(2) 8-bit RGB output for sync-based TFT-LCD device;
(3) 8-bit/16-bit/18-bit RGB output for high-color sync-based TFT-LCD device;
(4) 8-bit/9-bit/16-bit/18-bit RGB output for MPU-interfaced LCD device.
The display device is defined in register DEVICE (DEVICE_CTRL[7:5]). The data bus 8-bit/16-bit
or 9-bit/18-bit is selected by DBWORD (DEVICE_CTRL[26]). For the MPU-interfaced LCD, 68-
series and 80-series MPU interface are supported. The display color formats can be 4096
(RGB444), 65536 (RGB565), and 262144 (RGB666) colors both in 8-bit and 16-bit or 9-bit and
18-bit data bus modes. The related control signals for MPU-interfaced LCD are defined in register
DEVICE_CTRL. In addition, the video source color format can be YUV or RGB by setting register
VA_SRC (DCCS[10:8]).
Display Pin Assignment
5.30.5.4
Pad Name
VD [23:0]
HSYNC
VSYNC
VDEN
VICLK
VOCLK
Sync mode
Video data bus(O) HSYNC(O)
VSYNC(O)
Data enable(O)
Clock in (I) Clock out (O)
MPU80
Video data bus(I/O) Write (WR) (O) Read (RD) (O) MPU-LCD (RS) (O) Non used
Chip select(CS) (O)
MPU80+VSync
Video data bus(I/O) Write (WR) (O) Read (RD) (O) MPU-LCD (RS) (O) Vsync (O)
Chip select(CS) (O)
MPU80+FMAR
K
Video data bus(I/O) Write (WR) (O) Read (RD) (O) MPU-LCD (RS) (O) FMARK (I) Chip select(CS) (O)
MPU68
Video data bus(I/O) Enable (EN) (O) Read/Write
(RW) (O)
MPU-LCD (RS) (O)
Non used
Chip select(CS) (O)
MPU68+VSync
Video data bus(I/O) Enable (EN) (O) Read/Write
(RW) (O)
MPU-LCD (RS) (O) Vsync (O)
Chip select(CS) (O)
MPU68+FMAR
K
Video data bus(I/O) Enable (EN) (O) Read/Write
(RW) (O)
MPU-LCD (RS) (O) FMARK (I) Chip select(CS) (O)