NUC970 Technical Reference Manual
Publication Release Date: Dec. 15, 2015
- 560 -
Revision V1.30
NUC97
0
T
E
CHNIC
A
L
RE
F
E
RE
N
CE
MA
NUA
L
I2S Sub Block Reset Control Register (I2S_RESET)
Register
Offset
R/W
Description
Reset Value
I2S_RESET
0x004
R/W
I2S Sub Block Reset Control Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
SPLIT_DATA
Reserved
RESET
15
14
13
12
11
10
9
8
RECORD_SINGLE
PLAY_SINGLE
Reserved
7
6
5
4
3
2
1
0
Reserved
RECORD
PLAY
DMA_CNTER
_EN
DMA_DATA_ZERO_EN
Reserved
BLOCK_RESET
Bits
Description
[31:17]
Reserved
Reserved.
[20]
SPLIT_DATA
SPLIT Left/Right and Slot1/Slot2 Data
Note: this bit work at stereo/dual slot mode only
1: Left channel data at I2S_RDESB / I2S_PDESB address, Right channel data at
I2S_RDESB2 / I2S_PDESB2
0: Left/Right channel data place at I2S_RDESB / I2S_PDESB address
The DATA_TYPE bit is read/write
If SPLIT=0, 8bit-data, L=8bit left/slot0 data, R=8bit right/slot1 data, address at
I2S_RDESB / I2S_PDESB.
0xC
0x8
0x4
0x0
R,L,R,L
R,L,R,L
R,L,R,L
R,L,R,L
If SPLIT=0, 16bit-data, L=16bit left/slot0 data, R=16bit right/slot1 data, address at
I2S_RDESB / I2S_PDESB.
0xC
0x8
0x4
0x0
R,L
R,L
R,L
R,L
If SPLIT=0, 24bit-data, L=24bit left/slot0 data, R=24bit right/slot1 data, address at
I2S_RDESB / I2S_PDESB.
0xC
0x8
0x4
0x0
R
L
R
L
If SPLIT=1, 8bit-data, L=8bit left/slot0 data, R=8bit right/slot1 data, address at
I2S_RDESB / I2S_PDESB.
0xC
0x8
0x4
0x0
L,L,L,L
L,L,L,L
L,L,L,L
L,L,L,L