
NUC970 Technical Reference Manual
Publication Release Date: Dec. 15, 2015
- 640 -
Revision V1.30
NUC97
0
T
E
CHNIC
A
L
RE
F
E
RE
N
CE
MA
NUA
L
EMAC n MAC Receive Pause Count Register (EMACn_MRPC)
The EMAC supports the PAUSE control frame reception and recognition. If EMAC received a
PAUSE control frame, the operand field of the PAUSE control frame will be extracted and stored
in the EMACn_MRPC register. The EMACn_MRPC register will keep the same while TX of EMAC
is pausing due to the PAUSE control frame is received. The EMACn_MRPC is read only and write
to this register has no effect.
Register
Offset
R/W Description
Reset Value
EMACn_MRPC
n=0,1
E0x0BC R
EMAC n MAC Receive Pause Count Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
23
22
21
20
19
18
17
16
Reserved
15
14
13
12
11
10
9
8
MRPC
7
6
5
4
3
2
1
0
MRPC
Bits
Description
[31:16]
Reserved
Reserved.
[15:0]
MRPC
MAC Receive Pause Count
The MRPC keeps the operand field of the PAUSE control frame. It indicates how many
slot time (512 bit time) the TX of EMAC will be paused.