NUC970 Technical Reference Manual
Publication Release Date: Dec. 15, 2015
- 648 -
Revision V1.30
NUC97
0
T
E
CHNIC
A
L
RE
F
E
RE
N
CE
MA
NUA
L
EMAC n Time Stamp Counter Second Register (EMACn_TSSEC)
Register
Offset
R/W Description
Reset Value
EMACn_TSSEC
n=0,1
E0x110 R/W EMAC n Time Stamp Counter Second Register
0x0000_0000
31
30
29
28
27
26
25
24
SEC
23
22
21
20
19
18
17
16
SEC
15
14
13
12
11
10
9
8
SEC
7
6
5
4
3
2
1
0
SEC
Bits
Description
[31:0]
SEC
Time Stamp Counter Second
This register reflects the bit [63:32] value of 64-bit reference timing counter. This 32-bit
value is used as the second part of time stamp when TSEN (EMACn_TSCTL[0]) is high.