
NUC970 Technical Reference Manual
Publication Release Date: Dec. 15, 2015
- 222 -
Revision V1.30
NUC97
0
T
E
CHNIC
A
L
RE
F
E
RE
N
CE
MA
NUA
L
128M
8Mx16
12x9
R
11
10
23
12
13
22
21
20
19
18
17
16
15
14
C
AP
9
8
7
6
5
4
3
2
1
256M
16Mx16
13x9
R
11
10
24
23
12
13
22
21
20
19
18
17
16
15
14
C
AP
9
8
7
6
5
4
3
2
1
512M
32Mx16
13x10 R
12
11
25
23
24
13
22
21
20
19
18
17
16
15
14
C
AP
10
9
8
7
6
5
4
3
2
1
1G
64Mx16
14x10 R
12
11
26
25
23
24
13
22
21
20
19
18
17
16
15
14
C
AP
10
9
8
7
6
5
4
3
2
1
For DDR2 SDRAM
Type
R X C R/C BA2 BA1 BA0 A12 A11 A10 A09 A08 A07 A06 A05 A04 A03 A02 A01 A00
128M
8Mx16
12x9
R
11
10
23
12
13
22
21
20
19
18
17
16
15
14
C
AP
9
8
7
6
5
4
3
2
1
256M
16Mx16
13x9
R
11
10
24
23
12
13
22
21
20
19
18
17
16
15
14
C
AP
9
8
7
6
5
4
3
2
1
512M
32Mx16
13x10 R
12
11
25
23
24
13
22
21
20
19
18
17
16
15
14
C
AP
10
9
8
7
6
5
4
3
2
1
1G
64Mx16
13x10 R
13
12
11
26
23
25
24
22
21
20
19
18
17
16
15
14
C
AP
10
9
8
7
6
5
4
3
2
1
Note:
The AHB bus address HADDR prefixes have been omitted on the following tables.
A13 ~ A00 are the Address pins of the SDRAM interface.
BA2, BA1 and BA0 are the Bank Selected Signal of SDRAM.