
NUC970 Technical Reference Manual
Publication Release Date: Dec. 15, 2015
- 704 -
Revision V1.30
NUC97
0
T
E
CHNIC
A
L
RE
F
E
RE
N
CE
MA
NUA
L
Endpoint A~L Data Available Count Register (USBD_EPADATCNT~ USBD_EPLDATCNT)
Register
Offset
R/W
Description
Reset Value
USBD_EPADATCN
T
0x070
R
Endpoint A Data Available Count Register
0x0000_0000
USBD_EPBDATCN
T
0x098
R
Endpoint B Data Available Count Register
0x0000_0000
USBD_EPCDATCN
T
0x0C0
R
Endpoint C Data Available Count Register
0x0000_0000
USBD_EPDDATCN
T
0x0E8
R
Endpoint D Data Available Count Register
0x0000_0000
USBD_EPEDATCN
T
0x110
R
Endpoint E Data Available Count Register
0x0000_0000
USBD_EPFDATCN
T
0x138
R
Endpoint F Data Available Count Register
0x0000_0000
USBD_EPGDATCN
T
0x160
R
Endpoint G Data Available Count Register
0x0000_0000
USBD_EPHDATCN
T
0x188
R
Endpoint H Data Available Count Register
0x0000_0000
USBD_EPIDATCNT
0x1B0
R
Endpoint I Data Available Count Register
0x0000_0000
USBD_EPJDATCN
T
0x1D8
R
Endpoint J Data Available Count Register
0x0000_0000
USBD_EPKDATCN
T
0x200
R
Endpoint K Data Available Count Register
0x0000_0000
USBD_EPLDATCN
T
0x228
R
Endpoint L Data Available Count Register
0x0000_0000
31
30
29
28
27
26
25
24
Reserved
DMALOOP
23
22
21
20
19
18
17
16
DMALOOP
15
14
13
12
11
10
9
8
DATCNT
7
6
5
4
3
2
1
0
DATCNT
Bits
Description
[31]
Reserved
Reserved.
[30:16]
DMALOOP
DMA Loop
This register is the remaining DMA loop to complete. Each loop means 32-byte
transfer.