ADwin-Pro
Hardware, manual version 2.9, June 2006
17
Processor modules
ADwin
5.2.3 Pro-CPU-T10-ENET
Fig. 24 – Pro-CPU-T10-ENET: Block diagram
Fig. 26 – Pro-CPU-T10-ENET: Board and front panel
The input
Digin
0
is for use with TTL signals only.
To be used for Pro system
Pro I
Processor
ADSP 21162
Clock rate
80MHz
Data connection
Ethernet
Internal memory
512kB
External memory
128MB
TTL-signal inputs
Event In
DigIn 0
Fig. 25 –
: Specifikation
DAT
A
A
DDRES
S
DATA
ADDRESS
DSP-LINK
AD
w
in
-Pr
o
bu
s
SHARC
™
ADSP 21160
from Analog Devices with
4 MBit internal SRAM
ext. Memory
SDRAM
128 MB
EVENT IN
LM3940IS
-3.3
AD
M
706
74LS
125A
OCX
24MHz
OCX
40MHz
AT17LV010
ICS
I
IS
42S
164
00-
7
ICS
I
IS
42S
16400-
7
ICS
I
IS
42S
164
00-
7
ICS
I
IS
42S
16400-
7
FPGA
Cypress
AN2135
24LC
01
B
74LV
T
16245
74LV
T
16245
LM
2937E
S
-2
.5
Xilinx
SPARTAN
XC2S50
74A
C
08
74A
C
08
74A
C
08
AD
M
706
AD
M
706
ADSP-
21160
ANALOG
DEVICES
17S
50
USB-
Hub
CPU-T10
ADwin-Pro
DIG IN 0
EVENT IN
ST
BU
AC
LI