Chapter 6 Clocks
6-4
Table 6.1.2 Relationship Among Different Clock Frequencies (for TMPR4937XBG-300, CPUCLK = 266 MHz)
Master Clock (Input)
and Boot Configured
Settings
Internal Clock
External Clock (Output)
SYSCLK (MHz)
PCICLK[5:0] (MHz) †
Boot Configured Settings
PCIDIVMODE[2:0]
CCFG Settings
PCIDIVMODE[2:0]
MASTERCLK
(MHz)
Boot
Configured
Setting
ADDR[3:0]
CPUCLK
(MHz)
GBUSCLK
(MHz)
IMBUSCLK
(MHz)
SDCLK
[3:0]
(MHz)
HH
(1/1)
HL
(1/2)
LH
(1/3)
LL
(1/4)
LLH
(1/4)
LHH
(1/4.5)
HLH
(1/5)
HHH
(1/5.5)
LLL
(1/8)
LHL
(1/9)
HLL
(1/10)
HHL
(1/11)
133
HHHH (×2.0)
33.3
HLHH (×8.0)
133 66 133
133
66
44.3 33.3
106.4
HHHL (×2.5)
26.6
HLHL (×10.0)
106.4 53 106.4 106.4
53
35.5 26.6
88.7
HHLH (×3.0)
22.2
HLLH (×12.0)
88.7 44 88.7
88.7
44.3 29.6 22.2
66.5
HHLL (×4.0)
16.6
HLLL (×16.0)
66.5 33.2 66.5
66.5
33.3 22.2 16.6
59.1
LHHH (×4.5)
14.8
LLHH (×18.0)
266
59.1 29.6 59.1
59.1
29.6 19.7 14.8
66.5
59.1 53.2 48.4 33.3 29.6 26.6 24.2
† The CCFG.PCIDIVMODE[2:1] field is setting by the boot configuration ADDR[11:10].
Table 6.1.3 Relationship Among Different Clock Frequencies (for TMPR4937XBG-300, CPUCLK = 300 MHz)
Master Clock (Input)
and Boot Configured
Settings
Internal Clock
External Clock (Output)
SYSCLK (MHz)
PCICLK[5:0] (MHz) †
Boot Configured Settings
PCIDIVMODE[2:0]
CCFG Settings
PCIDIVMODE[2:0]
MASTERCLK
(MHz)
Boot
Configured
Setting
ADDR[3:0]
CPUCLK
(MHz)
GBUSCLK
(MHz)
IMBUSCLK
(MHz)
SDCLK
[3:0]
(MHz)
HH
(1/1)
HL
(1/2)
LH
(1/3)
LL
(1/4)
LLH
(1/4)
LHH
(1/4.5)
HLH
(1/5)
HHH
(1/5.5)
LLL
(1/8)
LHL
(1/9)
HLL
(1/10)
HHL
(1/11)
-
HHHH(x2.0)
-
HLHH(x8.0)
-
- - - - - - - - - - - - - -
120
HHHL (x2.5)
30
HLHL (x10.0)
120 60 120
120
60
40
30
100
HHLH (x3.0)
25
HLLH (x12.0)
100 50 100
100
50
33
25
75
HHLL (x4.0)
18
HLLL (x16.0)
75 37 75
75
37
25
18
66
LHHH(x4.5)
16
LLHH (x18.0)
300
66 33 66
66
33
22
16
75 66 60 54 37 33 30 27
† The CCFG.PCIDIVMODE[2:1] field is setting by the boot configuration ADDR[11:10].
Содержание TX49 TMPR4937
Страница 1: ...64 Bit TX System RISC TX49 Family TMPR4937 Rev 2 0 ...
Страница 4: ......
Страница 13: ...Table of Contents ix TMPR4937 Revision History 1 ...
Страница 14: ...Table of Contents x ...
Страница 15: ...Handling Precautions ...
Страница 16: ......
Страница 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Страница 42: ...4 Precautions and Usage Considerations 4 2 ...
Страница 43: ...TMPR4937 2005 3 Rev 2 0 ...
Страница 44: ......
Страница 52: ...Chapter 1 Overview and Features 1 6 ...
Страница 156: ...Chapter 7 External Bus Controller 7 56 ...
Страница 491: ...Chapter 16 Removed 16 1 16 Removed ...
Страница 492: ...Chapter 16 Removed 16 2 ...
Страница 493: ...Chapter 17 Removed 17 1 17 Removed ...
Страница 494: ...Chapter 17 Removed 17 2 ...
Страница 495: ...Chapter 18 Removed 18 1 18 Removed ...
Страница 496: ...Chapter 18 Removed 18 2 ...
Страница 497: ...Chapter 19 Removed 19 1 19 Removed ...
Страница 498: ...Chapter 19 Removed 19 2 ...
Страница 506: ...Chapter 20 Extended EJTAG Interface 20 8 ...
Страница 529: ...Chapter 22 Pinout and Package Information 22 9 22 2 Package Dimensions P BGA484 3535 1 27B9 Unit mm ...
Страница 530: ...Chapter 22 Pinout and Package Information 22 10 ...
Страница 542: ...Chapter 24 Parts Number when Ordering 24 2 ...
Страница 544: ...Appendix A TX49 H3 Core Supplement A 2 ...