Chapter 10 PCI Controller
10-12
It is possible to set each space to valid/invalid, pre-fetch Read to valid/invalid, or to perform Word
Swap (see10.3.7). Table 10.3.5 shows the settings registers for these properties.
When pre-fetch Reads are set to valid, data transfer is performed on the G-Bus according to the size
set by the Target Pre-fetch Read Burst Length Field (P2GCFG.TPRBL) of the P2G Configuration
Register during a PCI target Read transaction. This is performed using accesses to resources that will
not be affected even if a pre-read such as memory is performed. Also, PCI Burst Reads to memory
spaces that were set to I/O space and pre-fetch disable are not supported.
Note: Always use PCI single reads. Don’t use burst reads.
Table 10.3.5 Target Access Space Properties Register
Enable
Pre-fetch (Initial State)
Word Swap
Memory Space 0
PCICCFG.TCAR &
MemEnable
&
P2GM0GBASE.P2GM0EN
P2GCFG.MEM0PD (valid)
P2GM0GBASE.BSWAP
Memory Space 1
PCICCFG.TCAR &
MemEnable
&
P2GM1GBASE.P2GM1EN
P2GCFG.MEM1PD (valid)
P2GM1GBASE.BSWAP
Memory Space 2
PCICCFG.TCAR &
MemEnable
&
P2GM2GBASE.P2GM2EN
P2GCFG.MEM2PD (invalid)
P2GM2GBASE.BSWAP
I/O Space
PCICCFG.TCAR &
IOEnable
&
P2GIOGBASE.P2GIOEN
Always invalid
P2GIOGBASE.BSWAP
MemEnable
:
Host mode:
PCI State Command Register Memory Space bit (PCISTATUS.MEMSP)
Satellite mode: Command Register Memory Space bit
IOEnable
:
Host mode:
PCI State Command Register I/O Space bit (PCISTATUS.IOSP)
Satellite mode: Command Register I/O Space bit
10.3.6 Post
Write
Function
The Post Write function improves system performance by completing the original bus Write
transaction without waiting for the other bus to complete its transaction when the first bus issues a Write
transaction. Initiator Write can Post Write a maximum of four Write transactions, and Target Write can
Post Write a maximum of nine Write transactions.
Due to compatibility issues with old PC software in the PCI specifications, performing Post Writes
with Initiator Configuration Write and Target I/O Write is not recognized. However, the TX4937 PCI
Controller can even perform Post Writes to these functions. In order to guarantee that these Writes are
completed by the target device, please execute Reads to the device that performed the Write, then either
refer to the read value (so the TX49/H3 core can support non-blocking load) or execute the SYNC
instruction.
10.3.7 Endian Switching Function
The TX4937 supports both the Little Endian mode and the Bit Endian mode. On the other hand, the
PCI Bus is only defined in Little Endian logic. Therefore, when the TX4937 is in the Big Endian mode,
either the software or the hardware must perform some kind of conversion when exchanging data larger
than 2 B in size with the PCI Bus.
The PCI Controller can specify the endian switching function that reverses the byte arrangement of
the DWORD (32-bit) data for each access window.
Содержание TX49 TMPR4937
Страница 1: ...64 Bit TX System RISC TX49 Family TMPR4937 Rev 2 0 ...
Страница 4: ......
Страница 13: ...Table of Contents ix TMPR4937 Revision History 1 ...
Страница 14: ...Table of Contents x ...
Страница 15: ...Handling Precautions ...
Страница 16: ......
Страница 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Страница 42: ...4 Precautions and Usage Considerations 4 2 ...
Страница 43: ...TMPR4937 2005 3 Rev 2 0 ...
Страница 44: ......
Страница 52: ...Chapter 1 Overview and Features 1 6 ...
Страница 156: ...Chapter 7 External Bus Controller 7 56 ...
Страница 491: ...Chapter 16 Removed 16 1 16 Removed ...
Страница 492: ...Chapter 16 Removed 16 2 ...
Страница 493: ...Chapter 17 Removed 17 1 17 Removed ...
Страница 494: ...Chapter 17 Removed 17 2 ...
Страница 495: ...Chapter 18 Removed 18 1 18 Removed ...
Страница 496: ...Chapter 18 Removed 18 2 ...
Страница 497: ...Chapter 19 Removed 19 1 19 Removed ...
Страница 498: ...Chapter 19 Removed 19 2 ...
Страница 506: ...Chapter 20 Extended EJTAG Interface 20 8 ...
Страница 529: ...Chapter 22 Pinout and Package Information 22 9 22 2 Package Dimensions P BGA484 3535 1 27B9 Unit mm ...
Страница 530: ...Chapter 22 Pinout and Package Information 22 10 ...
Страница 542: ...Chapter 24 Parts Number when Ordering 24 2 ...
Страница 544: ...Appendix A TX49 H3 Core Supplement A 2 ...