
Chapter 9 SDRAM Controller
9-10
9.3.4
Initialization of Memory Data, ECC/Parity
The SDRAMC has functions for simultaneously performing Memory Writes to multiple memory
channels. These functions are effective when quickly initializing data memory or ECC/parity memory.
Channels for which both the Channel Enable bit (SDCCRn.CE) and the Master Enable bit
(SDCCRn.ME) of the SDRAM Channel Control Register are set become the Master channel. Also,
channels for which both the Channel Enable bit (SDCCRn.CE) and the Slave Enable bit (SDCCRn.SE)
are set become the Slave channel. See Table 9.3.4 Master/Slave Channel Settings for information
regarding the Master/Slave channel settings.
The slave channel is simultaneously written to when the Master channel is written to. Settings of the
Master channel are used when in the ECC/Parity mode. Please set to the same value the SDRAM
settings of all channels that are simultaneously written to.
Using the DMA Controller and performing 32 double word Burst access is the most efficient way to
access the Master channel. The DMAC has registers for setting memory initialization data. When the
DMAC is launched by an internal request when in the Single address IO
→
Memory Transfer mode, the
data set in this register are written to memory. See Chapter 8 "DMA Controller" for more information.
Table 9.3.4 Master/Slave Channel Settings
SDCCRn.CE
(Channel Enable)
SDCCRn.ME
(Master Enable)
SDCCRn.SE
(Slave Enable)
Description
0 X X
Channel
is
disabled.
1
0
0
Normal operation is performed.
1 0 1
When a Write operation is executed by a channel
where SDCCRn.ME
=
1, the Write operation is also
executed by this channel.
Normal operation is performed when this channel is
Active.
1 1 0
When a Write operation is executed by this channel,
the Write operation is simultaneously executed by all
channels where SDCCRn.SE
=
1.
1 1 1
When a Write operation is executed by this channel,
the Write operation is simultaneously executed by all
channels where SDCCRn.SE
=
1.
A Write operation is also simultaneously executed by
this channel when the Write operation is executed by
another channel where SDCCRn.ME
=
1.
Содержание TX49 TMPR4937
Страница 1: ...64 Bit TX System RISC TX49 Family TMPR4937 Rev 2 0 ...
Страница 4: ......
Страница 13: ...Table of Contents ix TMPR4937 Revision History 1 ...
Страница 14: ...Table of Contents x ...
Страница 15: ...Handling Precautions ...
Страница 16: ......
Страница 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Страница 42: ...4 Precautions and Usage Considerations 4 2 ...
Страница 43: ...TMPR4937 2005 3 Rev 2 0 ...
Страница 44: ......
Страница 52: ...Chapter 1 Overview and Features 1 6 ...
Страница 156: ...Chapter 7 External Bus Controller 7 56 ...
Страница 491: ...Chapter 16 Removed 16 1 16 Removed ...
Страница 492: ...Chapter 16 Removed 16 2 ...
Страница 493: ...Chapter 17 Removed 17 1 17 Removed ...
Страница 494: ...Chapter 17 Removed 17 2 ...
Страница 495: ...Chapter 18 Removed 18 1 18 Removed ...
Страница 496: ...Chapter 18 Removed 18 2 ...
Страница 497: ...Chapter 19 Removed 19 1 19 Removed ...
Страница 498: ...Chapter 19 Removed 19 2 ...
Страница 506: ...Chapter 20 Extended EJTAG Interface 20 8 ...
Страница 529: ...Chapter 22 Pinout and Package Information 22 9 22 2 Package Dimensions P BGA484 3535 1 27B9 Unit mm ...
Страница 530: ...Chapter 22 Pinout and Package Information 22 10 ...
Страница 542: ...Chapter 24 Parts Number when Ordering 24 2 ...
Страница 544: ...Appendix A TX49 H3 Core Supplement A 2 ...