Chapter 10 PCI Controller
10-28
Bit Mnemonic Field
Name
Description
Read/Write
24 MDPE
Master Data
Parity Error
Master Data Parity Error (Default: 0)
Indicates the a parity error occurred when the PCI Controller is the PCI
initiator. This bit is not set when the PCI Controller is the target.
This bit is set when all of the three following conditions are met.
•
It has been detected that the PERR
*
signal was set either directly or
indirectly.
•
The PCI Controller is the Bus Master for a PCI Bus transaction during
which an error occurred.
•
The Parity Error Response bit of the PCI Status Command Register
(PCISTATUS.PEREN) has been set.
R/W1C
23 FBBCP
Fast Back-to-
Back Capable
Fast Back-to-Back Capable (Fixed Value: 1)
Indicates whether target access of a fast back-to-back transaction can be
accepted. Is fixed to “1”.
R
22
Reserved
⎯
21
66MCP
66 MHz Capable 66 MHz Capable (Fixed Value: 1)
Indicates the 66 MHz operation is possible. Is fixed to “1”.
R
20
CL
Capabilities List
Capabilities List (Fixed Value: 1)
Indicates that the capabilities list is being implemented. Is fixed to “1”.
R
19:10
Reserved
⎯
9 FBBEN
Fast Back-to-
Back Enable
Fast Back-to-Back Enable (Default: 0)
Indicates that issuing of fast back-to-back transactions has been enabled.
1: Enable
0: Disable
R/W
8 SEREN
SERR
*
Enable
SERR
*
Enable (Default: 0)
Enables/Disables the SERR
*
signal.
The SERR
*
signal reports that either a PCI Bus address parity error or a
special cycle data parity error was detected. The SERR
*
signal is only
asserted when the Parity Error Response bit is set and this bit is set.
1: Enable
0: Disable
R/W
7
STPC
Stepping Control Stepping Control (Fixed Value: 0)
Indicates that stepping control is not being supported.
R
6 PEREN
Parity Error
Response
Parity Error Response (Default 0)
Sets operation when a PCI address/data parity error is detected.
A parity error response (either when the Parity Error Response bit
(PCISTATUS.PEREN) of the PERR
*
Signal Assert or PCI Status,
Command Register is set, or the SERR
*
signal is asserted) is performed
only when this bit is set.
When this bit is cleared, the PCI Controller ignores all parity errors and
continues the transaction process as if the parity of that transaction was
correct.
1: Parity error response is performed.
0: Parity error response is not performed.
R/W
5 VPS
VGA Palette
Snoop
VGA Palette Snoop (Fixed Value: 0)
Indicates that the VGA palette snoop function is not supported.
R
4 MWIEN
Memory Write
and Invalidate
Enable
Memory Write and Invalidate Enable (Default: 0)
Controls whether to use the Memory Write and Invalidate command instead
of the Memory Write command when the PCI Controller is the initiator.
R/W
3
SC
Special Cycles
Special Cycles (Fixed Value: 0)
Indicates that special cycles will not be accepted as PCI targets.
R
2
BM
Bus Master
Bus Master (Default: 0/1)
The default is only “1” when in the PCI Boot mode and in the Host mode.
1: Operates as the Bus Master.
0: Does not operate as the Bus Master.
R/W
Figure 10.4.2 PCI Status, Command Register (2/3)
Содержание TX49 TMPR4937
Страница 1: ...64 Bit TX System RISC TX49 Family TMPR4937 Rev 2 0 ...
Страница 4: ......
Страница 13: ...Table of Contents ix TMPR4937 Revision History 1 ...
Страница 14: ...Table of Contents x ...
Страница 15: ...Handling Precautions ...
Страница 16: ......
Страница 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Страница 42: ...4 Precautions and Usage Considerations 4 2 ...
Страница 43: ...TMPR4937 2005 3 Rev 2 0 ...
Страница 44: ......
Страница 52: ...Chapter 1 Overview and Features 1 6 ...
Страница 156: ...Chapter 7 External Bus Controller 7 56 ...
Страница 491: ...Chapter 16 Removed 16 1 16 Removed ...
Страница 492: ...Chapter 16 Removed 16 2 ...
Страница 493: ...Chapter 17 Removed 17 1 17 Removed ...
Страница 494: ...Chapter 17 Removed 17 2 ...
Страница 495: ...Chapter 18 Removed 18 1 18 Removed ...
Страница 496: ...Chapter 18 Removed 18 2 ...
Страница 497: ...Chapter 19 Removed 19 1 19 Removed ...
Страница 498: ...Chapter 19 Removed 19 2 ...
Страница 506: ...Chapter 20 Extended EJTAG Interface 20 8 ...
Страница 529: ...Chapter 22 Pinout and Package Information 22 9 22 2 Package Dimensions P BGA484 3535 1 27B9 Unit mm ...
Страница 530: ...Chapter 22 Pinout and Package Information 22 10 ...
Страница 542: ...Chapter 24 Parts Number when Ordering 24 2 ...
Страница 544: ...Appendix A TX49 H3 Core Supplement A 2 ...