![Toshiba TX49 TMPR4937 Скачать руководство пользователя страница 66](http://html.mh-extra.com/html/toshiba/tx49-tmpr4937/tx49-tmpr4937_manual_424709066.webp)
Chapter 3 Signals
3-12
Table 3.2.2 Boot Configuration Specified with the ADDR[19:0] Signals (2/2)
Signal
Description
Corresponding
Register Bit
Configuration
Determined at
ADDR[4]
Initial Setting of Boot
Select initial setting derivability of SDRAM interface signals
L = 8mA
H = 16mA
DATA[63:0], CB[7:0], DQM[7:0]
PCFG[56:54]
RESET
*
deassert edge
ADDR[3:0]
CPUCLK Clock Speed Setting
Specifies the value by which MASTERCLK input signal is multiplied
to produce the TX49/H3 core clock (CPUCLK).
The values of ADDR[1:0] are also reflected in the EC field of the
TX49/H3 core Config register.
ADDR[3:0] : DIVMODE[3:0]
HHHH:0100 CPUCLK frequency = 2 x MASTERCLK frequency
HHHL:1111 CPUCLK frequency = 2.5 x MASTERCLK frequency
HHLH:0101 CPUCLK frequency = 3 x MASTERCLK frequency
HHLL:0110 CPUCLK frequency = 4 x MASTERCLK frequency
LHHH:1101 CPUCLK frequency = 4.5 x MASTERCLK frequency
LHHL: - reserved
LHLH: - reserved
LHLL: - reserved
HLHH:0000 CPUCLK frequency = 8 x MASTERCLK frequency
HLHL:1011 CPUCLK frequency = 10 x MASTERCLK frequency
HLLH:0001 CPUCLK frequency = 12 x MASTERCLK frequency
HLLL:0010 CPUCLK frequency = 16 x MASTERCLK frequency
LLHH:1001 CPUCLK frequency = 18 x MASTERCLK frequency
LLHL: - reserved
LLLH: - reserved
LLLL: - reserved
CCFG.DIVMODE
CGRESET
*
deassert
edge
Содержание TX49 TMPR4937
Страница 1: ...64 Bit TX System RISC TX49 Family TMPR4937 Rev 2 0 ...
Страница 4: ......
Страница 13: ...Table of Contents ix TMPR4937 Revision History 1 ...
Страница 14: ...Table of Contents x ...
Страница 15: ...Handling Precautions ...
Страница 16: ......
Страница 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Страница 42: ...4 Precautions and Usage Considerations 4 2 ...
Страница 43: ...TMPR4937 2005 3 Rev 2 0 ...
Страница 44: ......
Страница 52: ...Chapter 1 Overview and Features 1 6 ...
Страница 156: ...Chapter 7 External Bus Controller 7 56 ...
Страница 491: ...Chapter 16 Removed 16 1 16 Removed ...
Страница 492: ...Chapter 16 Removed 16 2 ...
Страница 493: ...Chapter 17 Removed 17 1 17 Removed ...
Страница 494: ...Chapter 17 Removed 17 2 ...
Страница 495: ...Chapter 18 Removed 18 1 18 Removed ...
Страница 496: ...Chapter 18 Removed 18 2 ...
Страница 497: ...Chapter 19 Removed 19 1 19 Removed ...
Страница 498: ...Chapter 19 Removed 19 2 ...
Страница 506: ...Chapter 20 Extended EJTAG Interface 20 8 ...
Страница 529: ...Chapter 22 Pinout and Package Information 22 9 22 2 Package Dimensions P BGA484 3535 1 27B9 Unit mm ...
Страница 530: ...Chapter 22 Pinout and Package Information 22 10 ...
Страница 542: ...Chapter 24 Parts Number when Ordering 24 2 ...
Страница 544: ...Appendix A TX49 H3 Core Supplement A 2 ...