Chapter 7 External Bus Controller
7-21
7.4.1
External Bus Channel Control Register (EBCCRn)
0x9000 (ch. 0), 0x9008 (ch. 1)
0x9010 (ch. 2), 0x9018 (ch. 3)
0x9020 (ch. 4), 0x9028 (ch. 5)
0x9030 (ch. 6), 0x9038 (ch. 7)
Channel 0 can be used as Boot memory. Therefore, the default is set by the Boot signal (see 7.3.2
Global/Boot-up Options). Channels 1 - 7 have the same register configuration as Channel 0, but they
have different defaults than Channel 0.
When the EBCCRn is programmed using a sequence of 32-bit store instructions, the base address in
the high-order 32-bit portion of the register must be written first, followed by the Master Enable bit in
the low-order 32-bit portion.
63
48
BA[35:20]
R/W :Type
0x01FC/0x0000 :
Initial
value
47
32
Reserved
:
Type
:
Initial
value
31 22
21
20
19
18
17
16
Reserved BSZ
PM
PWT
R/W
R/W
R/W
:
Type
D[1:0]/00 0 0 11/00
:
Initial
value
15 12 11 8 7 6 5 4 3 2 0
WT CS
BC
RDY
SP
ME
SHWT
R/W
R/W
R/W
R/W R/W R/W
R/W :
Type
111(~D[4])/0000
0 0 1
/
0 0 D[5]/0
0 A[7:6]/00 A[8]/0
0 0 0
:
Initial
value
Only in the case of Channel 0 are fields with different defaults in the “Channel 0/Other channel” state.
D[ ] represents the corresponding Data[ ] signal value when the RESET* signal is deasserted. A[ ] represents
the corresponding ADDR[ ] signal value when the RESET* signal is deasserted.
Bit Mnemonic Field
Name
Description
Read/Write
63:48
BA[35:20]
Base Address
External Bus Control Base Address (Default: 0x01FC/0x0000)
A physical address is used to specify the base address. The upper 16 bits
[35:20] of the physical address are compared to the value of this field.
R/W
47:22
Reserved
⎯
21:20
BSZ
Bus Width
External Bus Control Bus Size (Default: DATA[1:0]/00)
Specifies the memory bus width.
00: Reserved
10: 16-bit width
01: 32-bit width
11: 8-bit width
Note: DATA[1:0] is set to Channel 0 as the default.
R/W
19:18 PM Page
Mode
Page Size
External Bus Control Page Mode Page Size (Default: 00)
Specifies the Page mode (Page mode memory support) use and page size.
00: Normal mode
01: 4-page mode
10: 8-page mode
11: 16-page mode
R/W
Figure 7.4.1 External Bus Channel Control Register (1/3)
Содержание TX49 TMPR4937
Страница 1: ...64 Bit TX System RISC TX49 Family TMPR4937 Rev 2 0 ...
Страница 4: ......
Страница 13: ...Table of Contents ix TMPR4937 Revision History 1 ...
Страница 14: ...Table of Contents x ...
Страница 15: ...Handling Precautions ...
Страница 16: ......
Страница 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Страница 42: ...4 Precautions and Usage Considerations 4 2 ...
Страница 43: ...TMPR4937 2005 3 Rev 2 0 ...
Страница 44: ......
Страница 52: ...Chapter 1 Overview and Features 1 6 ...
Страница 156: ...Chapter 7 External Bus Controller 7 56 ...
Страница 491: ...Chapter 16 Removed 16 1 16 Removed ...
Страница 492: ...Chapter 16 Removed 16 2 ...
Страница 493: ...Chapter 17 Removed 17 1 17 Removed ...
Страница 494: ...Chapter 17 Removed 17 2 ...
Страница 495: ...Chapter 18 Removed 18 1 18 Removed ...
Страница 496: ...Chapter 18 Removed 18 2 ...
Страница 497: ...Chapter 19 Removed 19 1 19 Removed ...
Страница 498: ...Chapter 19 Removed 19 2 ...
Страница 506: ...Chapter 20 Extended EJTAG Interface 20 8 ...
Страница 529: ...Chapter 22 Pinout and Package Information 22 9 22 2 Package Dimensions P BGA484 3535 1 27B9 Unit mm ...
Страница 530: ...Chapter 22 Pinout and Package Information 22 10 ...
Страница 542: ...Chapter 24 Parts Number when Ordering 24 2 ...
Страница 544: ...Appendix A TX49 H3 Core Supplement A 2 ...