![Toshiba TX49 TMPR4937 Скачать руководство пользователя страница 533](http://html.mh-extra.com/html/toshiba/tx49-tmpr4937/tx49-tmpr4937_manual_424709533.webp)
Chapter 23 Notes on Use of TMPR4937
23-3
23.2 Notes on External Bus Controller
•
Output delay of DATA[63:0] depends on the external bus speed set with EBCCRn.SP. For details on it,
see 21.5.4 External Bus Interface AC Characteristics.
23.3 Notes on DMA Controller
•
When burst transfer is performed during DMA transfer, the increment value setting for address is
restricted. For details, see 8.3.7 Single Address Transfer and 8.3.8 Dual Address Transfer.
•
Restrictions in dual address transfer by the DMA controller
[Restriction]
Setting the DMA master control register (DMMCRn) is restricted in the dual address transfer mode.
[Violation]
When a bus error occurs on a channel contained in DMAC, “all 0” may be written repeatedly to the
address (DMSARn), that should be read, in all channels including it.
In this case, the address value (DMSARn) and count register value (DMCNTRn) are not changed,
and write is continued to the same address until CPU terminates DMA transfer (0 is set to
DMCCRn.XFACT).
<Conditions>
This violation occurs in the following conditions.
(1) FIFO is disabled. 0 is set to either one channel or more of FIFUM[n] (n=3 to 0) in DMMCR.
(2) The channel shown above (1) is set to dual address transfer. 0 is set to SNGAD in DMCCRn (n=3
to 0).
(3) A bus error occurs during access to the destination address in the channel which satisfies both (1)
and (2). 1 is set to DESERR in DMCSRn (n=3 to 0).
(4) When (3) is satisfied, single transfer (non-burst transfer) in dual address transfer mode (see
Supplemental Remarks for details) performed in any channel causes the violation shown above.
When DMMCR.FIFUM[n]=0 is set in dual address transfer mode, single transfer (non-burst
transfer) is performed regardless of the value set to DMCCRn.XFSZ.
Содержание TX49 TMPR4937
Страница 1: ...64 Bit TX System RISC TX49 Family TMPR4937 Rev 2 0 ...
Страница 4: ......
Страница 13: ...Table of Contents ix TMPR4937 Revision History 1 ...
Страница 14: ...Table of Contents x ...
Страница 15: ...Handling Precautions ...
Страница 16: ......
Страница 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Страница 42: ...4 Precautions and Usage Considerations 4 2 ...
Страница 43: ...TMPR4937 2005 3 Rev 2 0 ...
Страница 44: ......
Страница 52: ...Chapter 1 Overview and Features 1 6 ...
Страница 156: ...Chapter 7 External Bus Controller 7 56 ...
Страница 491: ...Chapter 16 Removed 16 1 16 Removed ...
Страница 492: ...Chapter 16 Removed 16 2 ...
Страница 493: ...Chapter 17 Removed 17 1 17 Removed ...
Страница 494: ...Chapter 17 Removed 17 2 ...
Страница 495: ...Chapter 18 Removed 18 1 18 Removed ...
Страница 496: ...Chapter 18 Removed 18 2 ...
Страница 497: ...Chapter 19 Removed 19 1 19 Removed ...
Страница 498: ...Chapter 19 Removed 19 2 ...
Страница 506: ...Chapter 20 Extended EJTAG Interface 20 8 ...
Страница 529: ...Chapter 22 Pinout and Package Information 22 9 22 2 Package Dimensions P BGA484 3535 1 27B9 Unit mm ...
Страница 530: ...Chapter 22 Pinout and Package Information 22 10 ...
Страница 542: ...Chapter 24 Parts Number when Ordering 24 2 ...
Страница 544: ...Appendix A TX49 H3 Core Supplement A 2 ...