![Toshiba TX49 TMPR4937 Скачать руководство пользователя страница 425](http://html.mh-extra.com/html/toshiba/tx49-tmpr4937/tx49-tmpr4937_manual_424709425.webp)
Chapter 14 AC-link Controller
14-19
Bit Mnemonic Field
Name
Description
Read/Write
7:6
⎯
Reserved
⎯
RDYCLR: Clear CODEC Ready Bit
W1S
5 RDYCLR
Clear CODEC
Ready Bit
W1C 0: No effect
1: Clear CODEC[1:0] ready bits
[Note: This bit should only be written to reevaluate the CODEC
ready status after power-down command is sent to CODEC.]
MICSEL: MIC Selection.
R/W1S
4 MICSEL
MIC Selection
R
0: Indicates that PCM L&R (Slot 3&4) is selected for audio reception.
1: Indicates that MIC (Slot 6) is selected for audio reception.
W1S 0: No effect
1: Selects MIC (Slot 6) for audio reception.
WRESET: Assert Warm Reset.
R/W1S
3 WRESET
Assert Warm
Reset
R
0: Indicates that warm reset is not asserted.
1: Indicates that warm reset is asserted.
W1S 0: No effect
1: Asserts warm reset.
[Note 1: Do not assert warm reset during normal operation.]
[Note 2: The software must guarantee the warm reset assertion
time meets the AC’97 specification (1.0
µ
s or more).]
WAKEUP: Enable Wake-up.
R/W1S
2 WAKEUP
Enable Wake-up
R
0: Indicates that wake-up from low-power mode is disabled.
1: Indicates that wake-up from low-power mode is enabled. While
any SDIN signal is driven high, ACLC asserts ACLCPME interrupt
request to the interrupt controller.
W1S 0: No effect
1: Enables wake-up from low-power mode.
[Note: Do not enable wake-up during normal operation.]
LOWPWR: Enable AC-link Low-power Mode.
R/W1S
1 LOWPWR
Enable AC-link
low-power mode
R
0: SYNC and SDOUT signals are not forced to low.
1: SYNC and SDOUT signals are forced to low.
W1S 0: No effect
1: Forces SYNC and SDOUT signals low.
[Note: Do not enable AC-link low-power mode during normal
operation.]
ENLINK: Enable AC-link.
R/W1S
0 ENLINK
Enable AC-link
R
0: Indicates that the ACRESET
*
signal to AC-link is asserted.
1: Indicates that the ACRESET
*
signal to AC-link is not asserted.
W1S 0: No effect
1: Deasserts the ACRESET
*
signal to AC-link
[Note: The software must guarantee the ACRESET
*
signal
assertion time meets the AC’97 specification (1.0
µ
s or
more).]
Figure 14.4.1 ACCTLEN Register (3/3)
Содержание TX49 TMPR4937
Страница 1: ...64 Bit TX System RISC TX49 Family TMPR4937 Rev 2 0 ...
Страница 4: ......
Страница 13: ...Table of Contents ix TMPR4937 Revision History 1 ...
Страница 14: ...Table of Contents x ...
Страница 15: ...Handling Precautions ...
Страница 16: ......
Страница 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Страница 42: ...4 Precautions and Usage Considerations 4 2 ...
Страница 43: ...TMPR4937 2005 3 Rev 2 0 ...
Страница 44: ......
Страница 52: ...Chapter 1 Overview and Features 1 6 ...
Страница 156: ...Chapter 7 External Bus Controller 7 56 ...
Страница 491: ...Chapter 16 Removed 16 1 16 Removed ...
Страница 492: ...Chapter 16 Removed 16 2 ...
Страница 493: ...Chapter 17 Removed 17 1 17 Removed ...
Страница 494: ...Chapter 17 Removed 17 2 ...
Страница 495: ...Chapter 18 Removed 18 1 18 Removed ...
Страница 496: ...Chapter 18 Removed 18 2 ...
Страница 497: ...Chapter 19 Removed 19 1 19 Removed ...
Страница 498: ...Chapter 19 Removed 19 2 ...
Страница 506: ...Chapter 20 Extended EJTAG Interface 20 8 ...
Страница 529: ...Chapter 22 Pinout and Package Information 22 9 22 2 Package Dimensions P BGA484 3535 1 27B9 Unit mm ...
Страница 530: ...Chapter 22 Pinout and Package Information 22 10 ...
Страница 542: ...Chapter 24 Parts Number when Ordering 24 2 ...
Страница 544: ...Appendix A TX49 H3 Core Supplement A 2 ...