
Chapter 10 PCI Controller
10-2
10.1.3 Target
Function
•
Single and Burst transfer from the PCI Bus to the Internal Bus
•
Supports memory, I/O, and configuration cycles
•
Supports high-speed back-to-back transactions on the PCI Bus
•
Address mapping between the PCI Bus and the Internal bus can be modified
•
Mounted 8-stage 64-bit data FIFO for Read
•
Mounted 12-stage 64-bit data FIFO for Write
•
Post Write function enables quick termination of a maximum of nine Write transactions by the PCI
Bus without waiting for completion on the G-Bus.
•
Read Burst length (pre-fetch data size) on the Internal Bus when reading a pre-fetchable space can
be made programmable
•
Endian switching function
10.1.4 PCI
Arbiter
•
Supports four external PCI bus masters
•
Uses the Programmable Fairness algorithm (two levels with different priorities for four round-
robin request/grant pairs)
•
Supports bus parking
•
Bus master uses the Most Recently Used algorithm
•
Unused slots and broken masters can be automatically disabled after Power On reset
•
On-chip arbitration function can be disabled and external arbiter can be used
10.1.5 PDMAC (PCI DMA Controller)
•
Direct Memory Access (DMA) Controller dedicated to 1-channel PCI
•
Is possible to transfer data using minimal G-Bus bandwidth
•
Data can be transferred bidirectionally between the G-Bus and the PCI Bus
•
Specifying a physical address on the PCI Bus and an address on the G-Bus makes it possible to
automatically transfer data between the PCI Bus and the G-Bus
•
Supports the Chain DMA mode, in which a Descriptor containing chain-shaped addresses and a
transfer size is automatically read from memory while DMA transfer continuous
•
On-chip 4-stage 64-bit data buffer
Содержание TX49 TMPR4937
Страница 1: ...64 Bit TX System RISC TX49 Family TMPR4937 Rev 2 0 ...
Страница 4: ......
Страница 13: ...Table of Contents ix TMPR4937 Revision History 1 ...
Страница 14: ...Table of Contents x ...
Страница 15: ...Handling Precautions ...
Страница 16: ......
Страница 18: ...1 Using Toshiba Semiconductors Safely 1 2 ...
Страница 40: ...3 General Safety Precautions and Usage Considerations 3 18 ...
Страница 42: ...4 Precautions and Usage Considerations 4 2 ...
Страница 43: ...TMPR4937 2005 3 Rev 2 0 ...
Страница 44: ......
Страница 52: ...Chapter 1 Overview and Features 1 6 ...
Страница 156: ...Chapter 7 External Bus Controller 7 56 ...
Страница 491: ...Chapter 16 Removed 16 1 16 Removed ...
Страница 492: ...Chapter 16 Removed 16 2 ...
Страница 493: ...Chapter 17 Removed 17 1 17 Removed ...
Страница 494: ...Chapter 17 Removed 17 2 ...
Страница 495: ...Chapter 18 Removed 18 1 18 Removed ...
Страница 496: ...Chapter 18 Removed 18 2 ...
Страница 497: ...Chapter 19 Removed 19 1 19 Removed ...
Страница 498: ...Chapter 19 Removed 19 2 ...
Страница 506: ...Chapter 20 Extended EJTAG Interface 20 8 ...
Страница 529: ...Chapter 22 Pinout and Package Information 22 9 22 2 Package Dimensions P BGA484 3535 1 27B9 Unit mm ...
Страница 530: ...Chapter 22 Pinout and Package Information 22 10 ...
Страница 542: ...Chapter 24 Parts Number when Ordering 24 2 ...
Страница 544: ...Appendix A TX49 H3 Core Supplement A 2 ...