RX610 Group
REVISION HISTORY
R01UH0032EJ0120 Rev.1.20
Page 993 of 1006
Feb 20, 2013
Rev.
Data
Description
Page
Summary
0.40
Dec 16, 2009
160
164, 165
172
175
181
184
187
190
191
193
Section 8 Low Power Consumption (section title changed)
Table 8.1 States of Operation, Note 7. added
8.2.1 Standby Control Register (SBYCR), bit SSBY: Bit description changed
8.2.5 Deep Standby Control Register (DPSBYCR), bit DPSBY: Bit description changed
8.2.8 Deep Standby Interrupt Flag Register (DPSIFR), Register description changed
8.5.2.1 Transitions to All-Module Clock Stop Mode, changed
8.5.3.2 Canceling Software Standby Mode, added
8.5.4.1 Transition to Deep Software Standby Mode, Note 2. added
8.5.4.5 Example of Deep Software Standby Mode Application, changed
Figure 8.4 Example of Flowchart to Use Deep Software Standby Mode, changed
8.7.7 Timing of Wait Instructions, changed
199
200
200
203
Section 9 Exceptions
Table 9.2 Vector and Site for Saving the Values in the PC and PSW Registers, changed
9.4 Hardware Processing for Accepting and Returning from Exceptions, added
(b) Updating of the PM, U, and I bits in the PSW register, changed
9.6 Return from Exception Processing Routines, changed
217
219
228 to 233
244
Section 10 Interrupt Control Unit (ICU)
10.2.2 Interrupt Request Destination Setting Register n (ISELRn), Bit description list: Notes
1. and 2. added
10.2.4 Interrupt Priority Register m (IPRm), bits IPR[2:0]: Bit name changed
Table 10.4 Interrupt Vector Table, changed
10.6.2 Returning from Software Standby Mode, added
251
253
254
257
259 to 262
263 to 266
287
287
290
Section 11 Buses
Table 11.6 Registers of the External Bus Controller, changed
11.3.1 CSi Control Register (CSiCNT):
Bit allocation: Value of CS0CNT after a reset, changed, Note deleted, Bit description list:
Note 2. changed
Bits BSIZE[1:0]: Bit description changed
11.3.3 CSi Mode Register (CSiMOD), bit PRMOD: Bit description changed
11.3.4 CSi Wait Control Register 1 (CSiWCNT1):
Bits CSPWWAIT[2:0] , CSPRWAIT[2:0] , CSWWAIT[4:0] , and CSRWAIT[4:0] : Note added
11.3.5 CSi Wait Control Register 2 (CSiWCNT2) :
Bits CSWOFF[2:0] , WDOFF[2:0] , RDON[2:0] , and WRON[2:0] : Note added
11.5.3 Insertion of Recovery Cycles, changed
Figure 11.21 Example of Recovery Timing, changed
11.6.2 Operations When a Bus Error Occurs, added
299
313
314
317
322
324
Section 12 DMA Controller (DMAC)
Table 12.4 Setting of DCTG[5:0] Bits, changed
12.2.16 DMA Transfer End Detect Register (DMEDET), flag DEDETn: Bit description
added
12.3.1 Bus Mastership Release Timing, corrected
Figure 12.4 Register Setting Procedure, changed
12.4 Interrupts, changed, Figure 12.8 Schematic Logic Diagram of Interrupt Outputs, added
12.6.1 Register Settings, (7) added