RX610 Group
REVISION HISTORY
R01UH0032EJ0120 Rev.1.20
Page 994 of 1006
Feb 20, 2013
Rev.
Data
Description
Page
Summary
0.40
Dec 16, 2009
338
349
349
353
353
358
Section 13 Data Transfer Controller (DTC)
Table 13.3 Correspondence between Interrupt Sources, DTC Vector Addresses, and the
ISELRn Register of the ICU, changed
13.4.6 Chain Transfer, changed
Figure 13.9 Chain Transfer Operation, changed
13.5 DTC Setting Procedure, changed
Figure 13.14 Procedure to Set the DTC, changed
13.8.1 Setting the DTC Module Start Register, Description on (1) and (2), changed
379 to 381
382 to 384
387
429
Section 14 I/O Ports
14.2.13 Port Function Control Register 6 (PFCR6), changed
Table 14.6 Correspondences between PFCR6 and TPUn.TMDR Settings, Input Capture
Inputs, and External Pins, added
14.2.14 Port Function Control Register 7 (PFCR7), changed
Table 14.7 Correspondences between PFCR7 and TPUn.TMDR Settings and Input
Capture Inputs and External Pins, added
14.3 Settings of Ports, changed
Table 14.10 Treatment of Unused Pins, changed
439 to 441
460
462
463
Section 15 16-Bit Timer Pulse Unit (TPU)
Table 15.5 Registers of TPU, changed
15.2.5 Timer Status Register (TSR), Bit allocation: Value after a reset, changed
15.2.8 Timer Start Register (TSTRA, TSTRB), Bit allocation: TSTRB address, changed
15.2.9 Timer Synchronous Register (TSYRA, TSYRB), Bit allocation: TSYRB address,
changed
543
549
Section 17 8-Bit Timer (TMR)
Table 17.3 Registers of TMR, changed
17.2.6 Timer Control/Status Register (TCSR), Bit allocation: Value after a reset, changed
566
569
Section 18 Compare Match Timer (CMT)
Table 18.2 List of CMT Registers, changed
18.2.3 Compare Match Timer Control Register (CMCR), Bit allocation: Value after a reset,
changed
576
577
Section 19 Watchdog Timer (WDT)
Table 19.3 WDT Registers, changed
19.2.2 Timer Control/Status Register (TCSR), Bit allocation: Value after a reset, changed
589 to 590
601, 603
602
647
Section 20 Serial Communications Interface (SCI)
Table 20.4 Registers of SCI, changed
20.2.7 Serial Status Register (SSR), Bit allocation: Value after a reset, changed
Flag PER, corrected
20.6.1 Interrupts in Serial Communications Interface Mode, changed
661 to 745
663
664
665
Section 22 I
2
C Bus Interface (RIIC)
RIIC interrupt names changed (EEI
→
ICEEI, RXI
→
ICRXI, TXI
→
ICTXI, TEI
→
ICTEI)
Figure 22.1 Block Diagram of RIIC, changed
Figure 22.2 Connections to the External Circuit by the I/O Pins (I
2
C Bus Configuration
Example), changed
Table 22.3 Registers of the RIIC, changed