RX610 Group
REVISION HISTORY
R01UH0032EJ0120 Rev.1.20
Page 988 of 1006
Feb 20, 2013
Rev.
Data
Description
Page
Summary
0.12
Aug 07, 2009
222
223
223
224
225
228
228
229
230
231
231
232
10.4.1 Enabling and Disabling Interrupts changed
10.4.2 Interrupt Status Flag changed
10.4.2.1 Interrupt Status Flag in Edge Detection changed
10.4.2.2 Interrupt Status Flag in Level Detection changed
10.4.3 Selecting Interrupt Request Destinations changed
10.4.4 Determining Priority changed
10.4.5 Fast Interrupt changed
10.4.6 External Interrupts changed
10.5 Non-maskable Interrupt changed
Table 10.5 List of Interrupt Sources changed
10.6.1 Returning from Sleep Mode and All-Module Clock Stop Mode changed
10.6.2 Returning from Software Standby Mode changed
252
265
265
275
11. Buses
11.3.5 CSi Wait Control Register 2 (CSiWCNT2) (i = 0 to 7):
Description on the WDOFF[2:0] bit and the WDON[2:0] bit changed
Figure 11.10 Example of Normal-Read Operation (when Two Rounds of Bus Access are
Generated in Response to a Single Request for Transfer) changed
Figure 11.11 Example of Normal-Write Operation (when Two Rounds of Bus Access are
Generated in Response to a Single Request for Transfer) changed
11.5.5.4 Point for Caution Regarding Register Settings added
285
12. DMA Controller (DMAC)
Table 12.4 Setting of DCTG[5:0] Bits:
DMA Request Source changed for 100111b, 101000b, 101001b, and 101010b
on the DCTG[5:0] bit
338
13. Data Transfer Controller (DTC)
Figure 13.14 Procedure to Activate the DTC by an Interrupt changed
345
353
14. I/O Ports
Table 14.1 Specifications of I/O Ports changed
14.2.2 Data Register (DR)
Bit layout: Bit order changed
Table of bits: Note changed
516
517
521
16. Programmable Pulse Generator (PPG)
Figure 16.11 Sample Setup Procedure for Non-Overlapping Pulse Output (PPG0 Setting)
changed
Figure 16.12 Sample Setup Procedure for Non-Overlapping Pulse Output (PPG1 Setting)
changed
16.3.8 Pulse Output Triggered by Input Capture changed
582
584
20. Serial Communications Interface (SCI)
20.2.6 Serial Control Register (SCR)
(1) Serial Communications Interface Mode (SMIF in SCMR = 0)
Description on the TEIE, RIE, and TIE bits changed
(2) Smart Card Interface Mode (SMIF in SCMR = 1)
Description on the RIE and TIE bits change