RX610 Group
27. Data Flash (Flash Memory for Data Storage)
R01UH0032EJ0120 Rev.1.20
Page 913 of 1006
Feb 20, 2013
27.2.3
Flash Access Error Interrupt Enable Register (FAEINT)
Address: 007F C411h
b7
b6
b5
b4
b3
b2
b1
b0
Value after reset:
1
0
0
1
1
0
1
1
ROMAEIE
—
—
CMDLKIE
DFLAEIE
—
DFLRPEIE DFLWPEIE
Bit
Symbol
Bit Name
Description
R/W
b0
DFLWPEIE Data Flash Programming/Erasure
Protection Violation Interrupt Enable
0: FIFERR interrupt requests disabled when the DFLWPE
bit in FASTAT is set to 1
1: FIFERR interrupt requests enabled when the DFLWPE
bit in FASTAT is set to 1
R/W
b1
DFLRPEIE
Data Flash Read Protection Violation
Interrupt Enable
0: FIFERR interrupt requests disabled when the DFLRPE
bit in FASTAT is set to 1
1: FIFERR interrupt requests enabled when the DFLRPE
bit in FASTAT is set to 1
R/W
b2
Reserved
This bit is always read as 0. The write value should always
be 0.
R/W
b3
DFLAEIE
Data Flash Read Access Violation
Interrupt
Enable
0: FIFERR interrupt requests disabled when the DFLAE
bit in FASTAT is set to 1
1: FIFERR interrupt requests enabled when the DFLAE
bit in FASTAT is set to 1
R/W
b4
CMDLKIE
FCU Command Lock Interrupt Enable
0: FIFERR interrupt requests disabled when the CMDLK
bit in FASTAT is set to 1
1: FIFERR interrupt requests enabled when the CMDLK
bit in FASTAT is set to 1
R/W
b6, b5
Reserved
These bits are always read as 0. The write value should
always be 0.
R/W
b7
ROMAEIE
ROM Access Violation Interrupt Enable
See
section 26, ROM (Flash Memory for Code Storage).
R/W
FAEINT is a register to enable and disable a flash interface error interrupt (FIFERR).
When on-chip ROM is disabled, the data read from FAEINT is 00h and writing is disabled.
FAEINT is initialized by a reset.
DFLWPEIE Bit (Data Flash Programming/Erasure Protection Violation Interrupt Enable)
This bit is used to enable or disable FIFERR interrupt requests when a data flash programming/erasure protection
violation occurs and the DFLWPE bit in FASTAT is set to 1.
DFLRPEIE Bit (Data Flash Read Protection Violation Interrupt Enable)
This bit is used to enable or disable FIFERR interrupt requests when a data flash read protection violation occurs and the
DFLRPE bit in FASTAT is set to 1.