RX610 Group
15. 16-Bit Timer Pulse Unit (TPU)
R01UH0032EJ0120 Rev.1.20
Page 453 of 1006
Feb 20, 2013
Table 15.2 TPU (Unit 0) Functions
Item
TPU0
TPU1
TPU2
TPU3
TPU4
TPU5
Count clock
PCLK/1
PCLK/4
PCLK/16
PCLK/64
TCLKA
TCLKB
TCLKC
TCLKD
PCLK/1
PCLK/4
PCLK/16
PCLK/64
PCLK/256
TCLKA
TCLKB
PCLK/1
PCLK/4
PCLK/16
PCLK/64
PCLK/1024
TCLKA
TCLKB
TCLKC
PCLK/1
PCLK/4
PCLK/16
PCLK/64
PCLK/256
PCLK/1024
PCLK/4096
TCLKA
PCLK/1
PCLK/4
PCLK/16
PCLK/64
PCLK/1024
TCLKA
TCLKC
PCLK/1
PCLK/4
PCLK/16
PCLK/64
PCLK/256
TCLKA
TCLKC
TCLKD
Timer general registers
(TGRy) (y = A to D)
TGRA
TGRB
TGRC
*
1
TGRD
*
1
TGRA
TGRB
TGRA
TGRB
TGRA
TGRB
TGRC
*
1
TGRD
*
1
TGRA
TGRB
TGRA
TGRB
I/O pins
TIOCA0
TIOCB0
TIOCC0
TIOCD0
TIOCA1
TIOCB1
TIOCA2
TIOCB2
TIOCA3
TIOCB3
TIOCC3
TIOCD3
TIOCA4
TIOCB4
TIOCA5
TIOCB5
Counter clear function
TGRy
compare match or
input capture
TGRy
compare match or
input capture
TGRy
compare match or
input capture
TGRy
compare match or
input capture
TGRy
compare match or
input capture
TGRy
compare match or
input capture
Compare
match
output
Low output
Poss ble
Possible
Possible
Poss ble
Possible
Possible
High output
Poss ble
Possible
Possible
Poss ble
Possible
Possible
Toggle output
Poss ble
Possible
Possible
Poss ble
Possible
Possible
Input capture function
Poss ble
Possible
Possible
Poss ble
Possible
Possible
Synchronous operation
Poss ble
Possible
Possible
Poss ble
Possible
Possible
PWM mode
Poss ble
Possible
Possible
Poss ble
Possible
Possible
Phase counting mode
Not possible
Possible
Possible
Not possible
Possible
Possible
Buffer operation
Poss ble
Not poss ble
Not possible
Poss ble
Not poss ble
Not poss ble
DTC activation
TGRy
compare match or
input capture
TGRy
compare match or
input capture
TGRy
compare match or
input capture
TGRy
compare match or
input capture
TGRy
compare match or
input capture
TGRy
compare match or
input capture