RX610 Group
REVISION HISTORY
R01UH0032EJ0120 Rev.1.20
Page 1001 of 1006
Feb 20, 2013
Rev.
Data
Description
Page
Summary
1.10
Apr 05, 2011
607
614
619
622
641
643
650
652
661
664
20. Serial Communications Interface (SCI)
Table 20.4 Registers of SCI: Value after reset in SSR, changed
20.2.6 Serial Control Register (SCR): Description on bits CKE[1:0], changed
20.2.7 Serial Status Register (SSR)
(1) Serial Communications Interface Mode (SMIF in SCMR = 0):
Bits b7 and b6 and Note, changed
(2) Smart Card Interface Mode (SMIF in SCMR = 1):
Bits b7 and b6 and Note, changed
Figure 20.8 Example of Operation for Serial Transmission in Asynchronous Mode
(Example with 8-Bit Data, Parity, One Stop Bit), changed
Figure 20.10 Example of SCI Operation for Serial Reception in Asynchronous Mode
(Example with 8-Bit Data, Parity, One Stop Bit), changed
Figure 20.15 Example of Serial Transmission Flowchart (Clock Synchronous Mode),
changed
Figure 20.17 Example of Serial Reception Flowchart (Clock Synchronous Mode), changed
Figure 20.24 Data Retransfer Operation in SCI Transmission Mode, changed
Figure 20.27 Data Retransfer Operation in SCI Reception Mode, changed
697
717
726
728
730
751
760
22. I
2
C Bus Interface (RIIC)
22.2.5 I
2
C Bus Mode Register 3 (ICMR3): Description on the bit table, changed
22.2.14 I
2
C Bus Bit Rate High-Level Register (ICBRH), changed
22.3.4 Master Receiver Operation (5),(6) changed
Figure 22.10 Example of Master Reception Flowchart (7-Bit Address Format) changed
Figure 22.13 Master Receive Operation Timing (3) (when RDRFS=0) changed
Figure 22.31 Automatic Low-Hold Operation in Receive Mode (Using RDRFS and WAIT
Bits), changed
22.12 SMBus Operation: Description changed
796
798
799
23. A/D Converter
23.6.8 Point for Caution Regarding Board Design, changed
23.6.10 Realizing High-Speed Conversion, changed
23.6.11 Notes when Using Multiple Units of A/D Converter, added
808
24. D/A Converter
24.4.5 Notes when Using the A/D Converter and D/A Converter Simultaneously, added
825
833
847
850
898
26. ROM (Flash Memory for Code Storage)
26.2.8 Flash P/E Mode Entry Register (FENTRYR): Bit chart, changed
26.2.14 Peripheral Clock Notification Register (PCKAR): Note on the bit description,
changed
Table 26.10 Error Protection Types (Types Dedicated to ROM and Types Common to
ROM and Data Flash): Parts of the description, deleted
26.6.4.2 (4) Using the Peripheral Clock Notification Command: Description changed
26.13 (2) Suspending Programming or Erasure: Description added
949
29. Electrical Characteristics
Table 29.3 Permissible Output Currents, changed