RX610 Group
10. ICU
R01UH0032EJ0120 Rev.1.20
Page 241 of 1006
Feb 20, 2013
Priority
Interrupt
Request
Source
Name
Vector
Number
Vector Address
Offset
Form of
Detection
Selectable Interrupt Request Destination
IER
IPR
CPU DTC DMAC
Sstb
Recovery
Sacs
Recovery
High
↑
↓
Low
RIIC0
ICEEI0
246
03D8h
Level
√
×
×
×
×
IER1E.IEN6
PR88
ICRXI0
247
03DCh
Edge
√
√
√
×
×
IER1E.IEN7
PR89
ICTXI0
248
03E0h
Edge
√
√
√
×
×
IER1F.IEN0
PR8A
ICTEI0
249
03E4h
Level
√
×
×
×
×
IER1F.IEN1
PR8B
RIIC1
ICEEI1
250
03E8h
Level
√
×
×
×
×
IER1F.IEN2
PR8C
ICRXI1
251
03ECh
Edge
√
√
√
×
×
IER1F.IEN3
PR8D
ICTXI1
252
03F0h
Edge
√
√
√
×
×
IER1F.IEN4
PR8E
ICTEI1
253
03F4h
Level
√
×
×
×
×
IER1F.IEN5
PR8F
Reserved
254
03F8h
×
×
×
×
×
IER1F.IEN6
Reserved
255
03FCh
×
×
×
×
×
IER1F.IEN7
[Legend]
√: Selectable
×
: Not selectable
10.3.2
Fast Interrupt Vector Address
The vector address for the interrupt that corresponds to the vector number setting of the fast interrupt is placed in the fast
interrupt vector register (FINTV) of the CPU.
10.3.3
Non-maskable Interrupt Vector Address
The vector address of the non-maskable interrupt is FFFF FFF8h.