RX610 Group
REVISION HISTORY
R01UH0032EJ0120 Rev.1.20
Page 992 of 1006
Feb 20, 2013
Rev.
Data
Description
Page
Summary
0.12
Aug 07, 2009
861
868
869
870
28. Electrical Characteristics
Table 28.2 DC Characteristics (1): Note 4 added
Table 28.9 Timing of On-Chip Peripheral Modules (1) changed
Table 28.9 Timing of On-Chip Peripheral Modules (2) changed
Table 28.9 Timing of On-Chip Peripheral Modules (3) changed
878 to 881
Appendix 1.Port States in Each Processing Mode
Table 1.1Port States in Each Processing State (by Activation Mode) changed
0.40
Dec. 16, 2009
All
Register description (reserved bit) reviewed
"General Precautions in the Handling of MPU/MCU Products" added
"How to Use This Manual" added
27 to 29
32
33
38
43
Section 1 Overview
Table 1.1 Outline of Specifications, changed
Reference power supply pin for the A/D and D/A converters: Vref (pin no. 142)
→
VREFH,
Reference ground pin: AVSS (pin no. 140)
→
VREFL, Pin name changed
Figure 1.3 Pin Assignment of the 144-Pin LQFP, changed
Figure 1.4 Pin Assignment (Assistance Diagram) of the 144-Pin LQFP, changed
Table 1.3 List of Pins and Pin Functions, changed
Table 1.4 Pin Functions, changed
44
45
51 to 54
55
59
65
68
74
78
Section 2 CPU
2.1 Features: Register set of the CPU, Accumulator, changed
Figure 2.1 Register Set of the CPU, changed
2.2.2.8 Floating-Point Status Word (FPSW)
RM[1:0], Floating-Point Rounding-Mode Setting: Bit name changed
Bit description added
2.2.3 Accumulator (ACC), changed
2.5.1 Switching the Endian, changed
Figure 2.8 Fixed Vector Table, changed
2.8 Pipeline, 2.8.1 Overview (4), changed
Figure 2.15 MOV Instruction (Memory-Memory), Bit Manipulation Instruction (Memory
Source Operand), changed
2.8.4 Interrupt Response Cycles, added
82, 83
84
Section 3 Operating Modes
3.2.3 System Control Register 0 (SYSCR0), bits ROME and KEY[7:0]: Bit description
changed
3.2.4 System Control Register 1 (SYSCR1), bit RAME: Bit description changed
88
89
90
91
Section 4 Address Space
Figure 4.1 Memory Map of the R5F56108, added
Figure 4.2 Memory Map of the R5F56107, added
Figure 4.3 Memory Map of the R5F56106, added
Figure 4.4 Memory Map of the R5F56105, added
93, 94
116 to 143
Section 5 I/O Registers
3. Notes on writing to I/O registers, added
Table 5.2 List of I/O Registers (Bit Order), changed