RX610 Group
14. I/O Ports
R01UH0032EJ0120 Rev.1.20
Page 427 of 1006
Feb 20, 2013
(6) PB5/A13/PO29/(TIOCA10)/TIOCB10
The pin function is switched as shown below according to the combination of the EXBE bit in SYSCR0, the rgister
settings for the PPG and TPU, the port function control register m (PFCRm) setting, and the B5 bit in PB.DDR.
Module Name
Pin Function
Setting
Bus Controller
TPU
PPG
I/O Port
A13_OE
TIOCB10_OE
PO29_OE
PB.DDR.B5
Bus controller
Address output
*
1
TPU
TIOCB10 output
0
1
PPG
PO29 output
0
0
1
I/O port
PB5 output
*
0
0
0
1
PB5 input (initial value) 0
0
0
0
Note:
*
Enabled in expansion mode with on-chip ROM disabled or disabled (SYSCR0.EXBE = 1).
(7) PB6/A14/PO30/TIOCA11
The pin function is switched as shown below according to the combination of the EXBE bit in SYSCR0, the rgister
settings for the PPG and TPU, the port function control register m (PFCRm) setting, and the B6 bit in PB.DDR.
Module Name
Pin Function
Setting
Bus Controller
TPU
PPG
I/O Port
A14_OE
TIOCA11_OE
PO30_OE
PB.DDR.B6
Bus controller
Address output
*
1
TPU
TIOCA11 output
0
1
PPG
PO30 output
0
0
1
I/O port
PB6 output
*
0
0
0
1
PB6 input (initial value)
0
0
0
0
Note:
*
Enabled in expansion mode with on-chip ROM disabled or disabled (SYSCR0.EXBE = 1).
(8) PB7/A15/PO31/(TIOCA11)/TIOCB11
The pin function is switched as shown below according to the combination of the EXBE bit in SYSCR0, the register
settings for the PPG and TPU, the port function control register m (PFCRm) setting, and the B7 bit in PB.DDR.
Module Name
Pin Function
Setting
Bus Controller
TPU
PPG
I/O Port
A15_OE
TIOCB11_OE
PO31_OE
PB.DDR.B7
Bus controller
Address output
*
1
TPU
TIOCB11 output
0
1
PPG
PO31 output
0
0
1
I/O port
PB7 output
*
0
0
0
1
PB7 input (initial value)
0
0
0
0
Note:
*
Enabled in expansion mode with on-chip ROM disabled or disabled (SYSCR0.EXBE = 1).