RX610 Group
REVISION HISTORY
R01UH0032EJ0120 Rev.1.20
Page 999 of 1006
Feb 20, 2013
Rev.
Data
Description
Page
Summary
1.00
Mar 16, 2010
938
939
940
950
954
954
955
29. Electrical Characteristics
Table 29.5 Clock Timing: Oscillation settling time after leaving deep software standby
mode (crystal), t
OSC3,
added
Figure 29.2 Oscillation Settling Timing after Software Standby Mode, changed
Figure 29.3 Oscillation Settling Timing after Deep Software Standby Mode, added
Table 29.8 Timing of On-Chip Peripheral Modules (3): Boundary scan added
Figure 29.26 Boundary Scan TCK Timing, added
Figure 29.27 Boundary Scan TRST# Timing, added
Figure 29.28 Boundary Scan Input/Output Timing, added
1.10
Apr 05, 2011
37
1. Overview
Table 1.3 List of Pins and Pin Functions (176-Pin LFBGA), Pin no. P11: Pin name changed
72
82
2. CPU
2.5.5 Notes on Arrangement of Instruction Code, added
Table 2.15 Numbers of Cycles for Response to Interrupts, changed
87
95
3. Operating Modes
Table 3.2 Selection of Operating Modes by Register Setting, changed
Figure 3.2 Setting of Bits ROME and EXBE and Operating Modes, changed
101
110
135
144 to 146
5. I/O Registers
At the beginning of the section, 1. I/O register addresses (address order), changed
Table 5.1 List of I/O Registers (Address Order): ISELR253 register, added
Table 5.2 List of I/O Registers (Bit Order): ISELR253 register, added
Table 5.2 List of I/O Registers (Bit Order): Bit name in SSR register, changed
170
175
183
196
8. Low Power Consumption
Figure 8.1 Mode Transitions, changed
8.2.2 Module Stop Control Register A (MSTPCRA): Description added
8.2.7 Deep Standby Interrupt Enable Register (DPSIER): Description added
8.5.4.2 Canceling Deep Software Standby Mode: Description added
204
9. Exceptions
Figure 9.2 Outline of the Exception Handling Procedure, changed
222
224
225
226
227
229
232
243
242
252
253
10. Interrupt Control Unit (ICU)
10.2.1 Interrupt Request Register i (IRi): Note and description, changed, added
10.2.2 Interrupt Request Destination Setting Register i (ISELRi): Addresses changed
10.2.3 Interrupt Request Enable Register i (IERi): Description changed, added
10.2.4 Interrupt Priority Register i (IPRi): Description added
10.2.5 Fast Interrupt Register (FIR): Description changed, added
10.2.7 IRQ Control Register n (IRQCRn): Description added
10.2.10 Non-maskable Interrupt Status Register (NMISR): Description added
10.4.2.1 Interrupt Status Flag in Edge Detection: Description added
Table 10.4 Interrupt Vector Table, changed
10.7.3 Notes on Transferring DMAC/DTC Using Communication Function (SCI, RIIC),
added
(1) Software Preventive Measures, added