8.2.8
Deep Standby Interrupt Flag Register (DPSIFR) ................................................................................... 184
8.2.9
Deep Standby Interrupt Edge Register (DPSIEGR) ............................................................................... 185
8.2.10
Reset Status Register (RSTSR) .............................................................................................................. 186
8.2.11
Deep Standby Backup Register (DPSBKRy) (y = 0 to 31) .................................................................... 186
8.3
Multi-Clock Function ...................................................................................................................................... 187
8.4
Module Stop Function ..................................................................................................................................... 187
8.5
Low Power Consumption Modes .................................................................................................................... 188
8.5.1
Sleep Mode ............................................................................................................................................ 188
8.5.1.1
Transition to Sleep Mode .................................................................................................................. 188
8.5.1.2
Canceling Sleep Mode ....................................................................................................................... 188
8.5.2
All-Module Clock Stop Mode ................................................................................................................ 189
8.5.2.1
Transitions to All-Module Clock Stop Mode .................................................................................... 189
8.5.2.2
Release from All-Module Clock Stop Mode ..................................................................................... 190
8.5.3
Software Standby Mode ......................................................................................................................... 191
8.5.3.1
Transition to Software Standby Mode ............................................................................................... 191
8.5.3.2
Canceling Software Standby Mode ................................................................................................... 192
8.5.3.3
Setting Oscillation Settling Time after Software Standby Mode is Canceled ................................... 193
8.5.3.4
Example of Software Standby Mode Application ............................................................................. 194
8.5.4
Deep Software Standby Mode................................................................................................................ 195
8.5.4.1
Transition to Deep Software Standby Mode ..................................................................................... 195
8.5.4.2
Canceling Deep Software Standby Mode .......................................................................................... 196
8.5.4.3
Pin States when Deep Software Standby Mode is Canceled ............................................................. 196
8.5.4.4
Setting Oscillation Settling Time after Deep Software Standby Mode is Canceled .......................... 197
8.5.4.5
Example of Deep Software Standby Mode Application .................................................................... 198
8.5.4.6
Flowchart to Use Deep Software Standby Mode .............................................................................. 199
8.6
BCLK Output Control ..................................................................................................................................... 200
8.7
Usage Notes .................................................................................................................................................... 201
8.7.1
I/O Port States ........................................................................................................................................ 201
8.7.2
Module Stop State of the DMAC and DTC ........................................................................................... 201
8.7.3
On-Chip Peripheral Module Interrupts................................................................................................... 201
8.7.4
Write-Access to MSTPCRA, MSTPCRB, and MSTPCRC ................................................................... 201
8.7.5
Input Buffer Control by DIRQnE Bit (n = 3 to 0) .................................................................................. 201
8.7.6
Conflict between Transition to Deep Software Standby Mode and Interrupt ........................................ 201
8.7.7
Timing of Wait Instructions ................................................................................................................... 201
9.
Exceptions ................................................................................................................................................ 203
9.1
Types of Exceptions ........................................................................................................................................ 203
9.1.1
Undefined Instruction Exception ........................................................................................................... 204
9.1.2
Privileged Instruction Exception ............................................................................................................ 204
9.1.3
Floating-Point Exceptions ...................................................................................................................... 204
9.1.4
Reset ....................................................................................................................................................... 204
9.1.5
Non-Maskable Interrupt ......................................................................................................................... 204