RX610 Group
REVISION HISTORY
R01UH0032EJ0120 Rev.1.20
Page 995 of 1006
Feb 20, 2013
Rev.
Data
Description
Page
Summary
0.40
Dec 16, 2009
669
669 to 672
673
678
682
687
687
687 to 688
690
690 to 693
694
695
696
697
698
701
702
703
706 to 707
708
711
712
714
723
727
736
743
743
745
22.2.2 I
2
C Bus Control Register 2 (ICCR2):
Bit allocation: Value after a reset, changed
Bit description changed
22.2.3 I
2
C Bus Mode Register 1 (ICMR1), bits BC[2:0]: Bit description changed
22.2.5 I
2
C Bus Mode Register 3 (ICMR3), bits ACKBR and ACKBT: Bit description changed
22.2.7 I
2
C Bus Status Enable Register (ICSER):
Bits SAR0E, SAR1E, and SAR2E
→
Bits SARmE (m = 0 to 2), Bit description changed
22.2.9 I
2
C Bus Status Register 1 (ICSR1), Bit description list: Note added
Flags AAS0, AAS1, and AAS2
→
Flag AASm (m = 0 to 2), Bit description changed
Bit description changed
22.2.10 I
2
C Bus Status Register 2 (ICSR2), Bit description list: Note added
Bit description changed
(Registers SARL0, SARL1, and SARL2
→
Register SARLm (m = 0 to 2), Register
description changed)
22.2.11 Slave Address Register Lm (SARLm) (m = 0 to 2)
(Registers SARU0, SARU1, and SARU2
→
Register SARUm (m = 0 to 2), Register
description changed)
22.2.12 Slave Address Register Um (SARUm) (m = 0 to 2)
22.2.13 I
2
C Bus Bit Rate Low-Level Register (ICBRL), Register description changed
22.2.14 I
2
C Bus Bit Rate High-Level Register (ICBRH)
Transfer rate expression, changed
Table 22.6 Examples of ICBRH/ICBRL Settings for Transfer Rate, changed
Figure 22.5 Example of RIIC Initialization Flow, changed
22.3.3 Master Transmitter Operation, changed
Figure 22.6 Example of Master Transmission Flowchart, changed
22.3.4 Master Receiver Operation, changed
Figure 22.10 Example of Master Reception Flowchart (7-Bit Address Format), changed
22.3.5 Slave Transmitter Operation, changed
Figure 22.14 Example of Slave Transmission Flowchart, changed
22.3.6 Slave Receiver Operation, changed
22.7.3 Device-ID Address Detection, changed
Figure 22.30 Suspension of Data Transfer when NACK is Received (NACKE = 1), changed
22.11.1 Timeout Function, changed
22.13 Interrupt Request, Notes on interrupt processing 4., changed
Table 22.7 Interrupt Sources, changed
22.15 Usage Notes, changed
748 to 751
752
753
755
768
769
Section 23 A/D Converter
Reference power supply pin: Vref
→
VREFH, Reference ground pin: AVSS
→
VREFL, Pin
name changed
Figures 23.1 to 23.4, Block Diagram of A/D Converter, changed
Table 23.3 Input Pins of A/D Converter, changed
Table 23.4 Registers of A/D Converter, changed
23.2.2 A/D Control/Status Register (ADCSR), Bit allocation: Value after a reset, changed
Figure 23.10 Connections between Compare-Match/Input-Capture A to D Signals from
TPU0 and the Respective Converter Units, changed
Figure 23.11 Connections between Compare-Match/Input-Capture A Signals and the
Respective Converter Units, changed