RX610 Group
15. 16-Bit Timer Pulse Unit (TPU)
R01UH0032EJ0120 Rev.1.20
Page 479 of 1006
Feb 20, 2013
15.2.4
Timer Interrupt Enable Register (TIER)
Addresses: TPU0.TIER 0008 8114h, TPU1.TIER 0008 8124h, TPU2.TIER 0008 8134h
TPU3.TIER 0008 8144h, TPU4.TIER 0008 8154h, TPU5.TIER 0008 8164h
TPU6.TIER 0008 8184h, TPU7.TIER 0008 8194h, TPU8.TIER 0008 81A4h
TPU9.TIER 0008 81B4h, TPU10.TIER 0008 81C4h, TPU11.TIER 0008 81D4h
b7
b6
b5
b4
b3
b2
b1
b0
Value after reset:
0
1
0
0
0
0
0
0
TTEG
—
TCIEU
TCIEV
TGIED
TGIEC
TGIEB
TGIEA
Bit
Symbol
Bit Name
Description
R/W
b0
TGIEA
TGRA Interrupt Enable
0: Interrupt requests (TGImA) disabled
1: Interrupt requests (TGImA) enabled
(m = 0 to 11)
R/W
b1
TGIEB
TGRB Interrupt Enable
0: Interrupt requests (TGImB) disabled
1: Interrupt requests (TGImB) enabled
(m = 0 to 11)
R/W
b2
TGIEC
*
1
TGRC Interrupt Enable
0: Interrupt requests (TGImC) disabled
1: Interrupt requests (TGImC) enabled
(m = 0, 3, 6, 9)
R/W
b3
TGIED
*
1
TGRD Interrupt Enable
0: Interrupt requests (TGImD) disabled
1: Interrupt requests (TGImD) enabled
(m = 0, 3, 6, 9)
R/W
b4
TCIEV
Overflow Interrupt Enable
0: Interrupt requests (TCImV) disabled
1: Interrupt requests (TCImV) enabled
(m = 0 to 11)
R/W
b5
TCIEU
*
2
Underflow Interrupt Enable
0: Interrupt requests (TCImU) disabled
1: Interrupt requests (TCImU) enabled
(m = 1, 2, 4, 5, 7, 8, 10, 11)
R/W
b6
Reserved
This bit is read as 1. The write value should always be 1. R/W
b7
TTGE
A/D Conversion Start Request
Enable
0: A/D conversion start request generation disabled
1: A/D conversion start request generation enabled
R/W
Notes: 1. Bits 3 and 2 in TIER of TPU1, TPU2, TPU4, TPU5 (unit 0), TPU7, TPU8, TPU10, and TPU11 (unit 1) are reserved. These
bits are read as 0. The write value should always be 0.
2. Bits 5 in TIER of TPU0, TPU3 (unit 0), TPU6, and TPU9 (unit 1) is reserved. This bit is read as 0. The write value should
always be 0.
The TPU has twelve TIER registers, one for each channel.
TPUm.TIER controls enabling or disabling of interrupt requests for each channel.
TGIEA Bit (TGRA Interrupt Enable)
Enables/disables interrupt requests (TGImA) (m = 0 to 11).