RX610 Group
15. 16-Bit Timer Pulse Unit (TPU)
R01UH0032EJ0120 Rev.1.20
Page 511 of 1006
Feb 20, 2013
1
TPU9
TGI9A
TPU9.TGRA input capture/compare match
Possible
Possible
TGI9B
TPU9.TGRB input capture/compare match
Possible
Not possible
TGI9C
TPU9.TGRC input capture/compare match
Possible
Not possible
TGI9D
TPU9.TGRD input capture/compare match
Possible
Not possible
TCI9V
TPU9.TCNT overflow
Not poss ble
Not possible
TPU10
TGI10A
TPU10.TGRA input capture/compare match
Possible
Possible
TGI10B
TPU10.TGRB input capture/compare match
Possible
Not possible
TCI10V
TPU10.TCNT overflow
Not poss ble
Not possible
TCI10U
TPU10.TCNT underflow
Not poss ble
Not possible
TPU11
TGI11A
TPU11.TGRA input capture/compare match
Possible
Possible
TGI11B
TPU11.TGRB input capture/compare match
Possible
Not possible
TCI11V
TPU11.TCNT overflow
Not poss ble
Not possible
TCI11U
TPU11.TCNT underflow
Not poss ble
Not possible
Note:
This table shows the initial state immediately after a reset. The relative channel priority levels can be changed by the interrupt
controller.
(1)
Input Capture/Compare Match Interrupt
An interrupt is requested when the TGIEy bit (y = A, B, C, D) in TPUm.TIER is set to 1 by the occurrence of a
TPUm.TGRy input capture/compare match on a channel. The TPU has 32 input capture/compare match interrupts, four
each for TPU0 and TPU3 (TPU6 and TPU9), and two each for TPU1, TPU2, TPU4, and TPU5 (TPU7, TPU8, TPU10,
and TPU11).
(2)
Overflow Interrupt
An interrupt is requested when the TCIEV bit in TPUm.TIER is set to 1 by the occurrence of a TPUm.TCNT overflow
on a channel. The TPU has twelve overflow interrupts, one for each channel.
(3)
Underflow Interrupt
An interrupt is requested when the TCIEU bit in TPUm.TIER is set to 1 by the occurrence of a TPUm.TCNT underflow
on a channel. The TPU has eight underflow interrupts, one each for TPU1, TPU2, TPU4, and TPU5 (TPU7, TPU8,
TPU10, and TPU11).