RX610 Group
14. I/O Ports
R01UH0032EJ0120 Rev.1.20
Page 385 of 1006
Feb 20, 2013
Figure 14.1 describes the timing for output of CSn# signals for CS5 and CS6 areas to the same pin. Table 14.5 lists the
relationship between CS# output pin select registers and output pins.
Address bus
BCLK
CS5#
CS6#
Output waveform
Access to CS5 area
Idle cycle
Access to CS6 area
Figure 14.1 Timing for Output of CSn# Signals to the Same Pin
Table 14.5 Relationship between CS# Output Pin Select Registers and Output Pins
Output
Select
CS0#
CS1#
CS2#
CS3#
CS4#
CS5#
CS6#
CS7#
PFCR2.CS2S
PFCR2.CS3S
PFCR1.CS4S[1:0]
PFCR1.CS5S[1 0]
PFCR1.CS6S[1:0]
PFCR1.CS7S[1:0]
P60
CS0#
CS4#-A
CS5#-B
P61
CS1#
CS2#-B
CS5#-A
CS6#-B
CS7#-B
P62
CS2#-A
CS6#-A
P63
CS3#-A
CS7#-A
P64
CS4#-B
P70
CS3#-B
P71
CS4#-C
CS5#-C
CS6#-C
CS7#-C
PC5
CS5#-D
PC6
CS6#-D
PC7
CS4#-D
CS7#-D