![Intel IXP45X Скачать руководство пользователя страница 99](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092099.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Order Number: 306262-004US
99
Intel XScale
®
Processor—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
The ID Register is selected when opcode_2=0. This register returns the code for the
IXP45X/IXP46X network processors.
The Cache Type Register is selected when opcode_2=1 and describes the cache
configuration of the Intel XScale processor.
Table 12.
ID Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
0 1 1 0 1 0 0 1 0 0 0 0 0 1 0 1
Core
Gen
Core
Revisio
n
Product Number
Product
Revision
reset value: As Shown
Bits
Access
Description
31:24
Read / Write Ignored
Implementation trademark
(0x69 = ‘i’= Intel Corporation)
23:16
Read / Write Ignored
Architecture version = Intel
®
StrongARM
*
Version 5TE
(0x05 will be value returned)
15:13
Read / Write Ignored
Core Generation
0b010 = Intel XScale
®
Processor
This field reflects a specific set of architecture features
supported by the core. If new features are added/
deleted/modified this field will change.
12:10
Read / Write Ignored
Core Revision:
This field reflects revisions of core generations.
Differences may include errata that dictate different
operating conditions, software work-around, etc. Value
returned will be 000b
9:4
Read / Write Ignored
Product Number for:IXP45X/IXP46X network processors
100000b
3:0
Read / Write Ignored
Product Revision for:IXP45X/IXP46X network processors
0000b
Table 13.
Cache Type Register (Sheet 1 of 2)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
0 0 0 0 1 0 1 1 0 0 0
Dsize
1 0 1 0 1 0 0 0 0
Isize
1 0 1 0 1 0
reset value: As Shown
Bits
Access
Description
31:29
Read-as-Zero / Write Ignored
Reserved
28:25
Read / Write Ignored
Cache class = 0b0101
The caches support locking, write back and round-robin
replacement. They do not support address by index.
24
Read / Write Ignored
Harvard Cache
23:21
Read-as-Zero / Write Ignored
Reserved
20:18
Read / Write Ignored
Data Cache Size (Dsize)
0b110 = 32 KB
17:15
Read / Write Ignored
Data cache associativity = 0b101 = 32-way
14
Read-as-Zero / Write Ignored
Reserved
13:12
Read / Write Ignored
Data cache line length = 0b10 = 8 words/line
11:9
Read-as-Zero / Write Ignored
Reserved
8:6
Read / Write Ignored
Instruction cache size (Isize)
0b110 = 32 KB