![Intel IXP45X Скачать руководство пользователя страница 4](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092004.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—Contents
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
4
Order Number: 306262-004US
Memory Management Unit ..................................................................................69
3.1.1
Page (P) Attribute Bit.................................................................70
Cacheable (C), Bufferable (B), and eXtension (X) Bits ....................70
Interaction of the MMU, Instruction Cache, and Data Cache..........................72
Invalidate (Flush) Operation .......................................................73
Enabling/Disabling.....................................................................73
Locking Entries .........................................................................74
Round-Robin Replacement Algorithm ...........................................76
Operation When Instruction Cache is Enabled .............................................77
3.2.1.1
Instruction-Cache ‘Miss’ .............................................................78
Instruction-Cache Line-Replacement Algorithm..............................79
Instruction-Cache Coherence ......................................................80
Branch Target Buffer (BTB) Operation .......................................................83
3.3.1.1
Reset.......................................................................................85
Data Cache Overview ..............................................................................85
Reconfiguring the Data Cache as Data RAM ................................................92
Configuration ....................................................................................................96
3.5.1
Register 0: ID & Cache Type Registers .........................................98
Register 1: Control and Auxiliary Control Registers ...................... 100
Register 2: Translation Table Base Register ................................ 102
Register 3: Domain Access Control Register ................................ 102
Register 4: Reserved ............................................................... 102
Register 5: Fault Status Register ............................................... 102
Register 6: Fault Address Register ............................................. 103
Register 7: Cache Functions...................................................... 103
Register 8: TLB Operations ....................................................... 104
3.5.1.10 Register 9: Cache Lock Down.................................................... 105
3.5.1.11 Register 10: TLB Lock Down ..................................................... 106
3.5.1.12 Register 11-12: Reserved......................................................... 106
3.5.1.13 Register 13: Process ID............................................................ 106
3.5.1.14 The PID Register Affect On Addresses ........................................ 107
3.5.1.15 Register 14: Breakpoint Registers.............................................. 107
3.5.1.16 Register 15: Coprocessor Access Register ................................... 107
CP14 Registers ..................................................................................... 108
3.5.2.1
Performance Monitoring Registers.............................................. 109
Clock and Power Management Registers ..................................... 109
Software Debug Registers ........................................................ 110
Halt Mode .............................................................................. 112
Monitor Mode.......................................................................... 112
Debug Control and Status Register (DCSR) .............................................. 112
3.6.4.1
Global Enable Bit (GE) ............................................................. 114
Halt Mode Bit (H) .................................................................... 114
Vector Trap Bits (TF,TI,TD,TA,TS,TU,TR) .................................... 114
Sticky Abort Bit (SA)................................................................ 114
Method of Entry Bits (MOE) ...................................................... 114
Trace Buffer Mode Bit (M)......................................................... 114