![Intel IXP45X Скачать руководство пользователя страница 824](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092824.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—Operating System Timer
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
824
Order Number: 306262-004US
18.5.5
General-Purpose Timer 1 Reload
18.5.6
Watchdog Timer
Register Name:
ost_tim1_rl
Physical Address:
0xC8005010
Reset Hex Value:
0x00000000
Register Description:
General-Purpose Timer 1 Reload
Access: Read/Write
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
reload_val
on
e_s
hot
en
able
Register
ost_tim1_rl
Bits
Name
Description
Reset
Value
Access
31:2
reload_val
Reload value. Value to be reloaded into ost_tim1. Bits 1 and 0 will be
fetched from ost_tim1_cfg.
For predictable operation, stop the timer before writing a new value
into the reload register.
Note:
As the counter counts to zero, writing a value of X to these
bits will generate interrupts at intervals of (X*4)+1 cycles,
Unless the two least significant bits in ost_tim0_cfg is filled.
30’d0
RW
1
tim1_one_shot
The one_shot control bit specifies what action should be taken when
the counter reaches zero. If the one_shot control bit is set to zero,
when the counter reaches zero will load the “reload value register”
and start counting down. If the one_shot control register is set to
one it will load the “reload value register” and stop counting.
0
RW
0
tim1_enable
The cnt_enable register controls whether the counter is enabled for
counting. When set to one the counter is enabled.
0
RW
Register Name:
ost_wdog
Physical Address:
0xC8005014
Reset Hex Value:
0xFFFFFFFF
Register Description:
Watchdog Counter
Access: Read/Write
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
tim_val
Register
ost_wdog
Bits
Name
Description
Reset
Value
Access
31:0
tim_val
Timer value. *Write has no effect unless ost_wdog_key=0x482E
0xffffffff
RW