![Intel IXP45X Скачать руководство пользователя страница 350](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092350.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—USB 1.1 Device
Controller
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
350
Order Number: 306262-004US
8.5.44
UDC Data Register 14
(UDDR14)
Endpoint 14 is a double-buffered, isochronous OUT endpoint that is 256 bytes deep.
The UDC generates an interrupt request when the EOP is received.
Because it is double-buffered, up to two packets of data may be ready. The data can be
removed from the UDC via a direct read from the Intel XScale processor. If one packet
is being removed and the packet behind it has already been received, the UDC issues a
NAK to the host the next time it sends an OUT packet to Endpoint 14.
This NAK condition remains in place until a full packet space is available in the UDC at
Endpoint 14.
Register Name:
UDDR13
Hex Offset Address:
0 x C800BC00
Reset Hex Value:
0x00000000
Register
Description:
Universal Serial Bus Device Endpoint 13 Data Register
Access: Write
Bits
31
8
7
0
(Reserved)
(8-Bit Data)
X
0
0
0
0
0
0
0
0
Resets (Above)
Register
UDDR13
Bits
Name
Description
31:8
Reserved for future use.
7:0
DATA
Top of endpoint data currently being loaded.
Register Name:
UDDR14
Hex Offset Address:
0 x C800BE00
Reset Hex Value:
0x00000000
Register
Description:
Universal Serial Bus Device Endpoint 14 Data Register
Access: Read
Bits
31
8
7
0
(Reserved)
(8-Bit Data)
X
0
0
0
0
0
0
0
0
Resets (Above)
Register
UDDR14
Bits
Name
Description
31:8
Reserved for future use.
7:0
DATA
Top of endpoint data currently being loaded.