![Intel IXP45X Скачать руководство пользователя страница 716](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092716.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—Expansion Bus
Controller
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
716
Order Number: 306262-004US
12.5.12
EXP_SMIIDLL
12.5.13
EXP_MST_CONTROL
Register Name:
EXP_SMIIDLL
Physical Address:
0xC400002C
Reset Hex Value:
0x00000000
Register Description:
DLL bits for SMII used by the SMII DLL.
Access: See below.
3
1
1
0
9
0
(Reserved)
exp_smiidll
Register
EXP_SMIIDLL
Bits
Name
Description
Reset
Value
Access
31:1
0
(Reserved)
(Reserved)
0x0
RO
9:0
exp_smiidll
This field must be programmed to 0x18E before enabling SMII mode.
0x0
RW
Register Name:
EXP_MST_CONTROL
Physical Address:
0xC4000100
Reset Hex Value:
0x00000000
Register Description:
Specifies values for bus arbitration priority, bus master locking, and external master
parity support
Access: See below.
3
1
5
4
3
2
1
0
(Reserved)
Ex
tC
fg
Odd
Par
Inpar
_
en
Ar
bMask#
Gr
antR
em
ov
e
Register
EXP_MST_CONTROL
Bits
Name
Description
Reset
Value
Access
31:5
(Reserved)
Reserved
0x0
RO
4
ExtCfg
Allows External Masters to write EXP_INBOUND_ADDR register
0 = External master writes to EXP_INBOUND_ADDR are enabled
1 = External master writes to EXP_INBOUND_ADDR are ignored
0
RW
3
OddPar
Odd or even parity is generated/compared on EX_PARITY for Inbound
and Outbound accesses.
0 = Even parity on EX_PARITY
1 = Odd parity on EX_PARITY
0
RW