![Intel IXP45X Скачать руководство пользователя страница 703](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092703.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Order Number: 306262-004US
703
Expansion Bus Controller—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network
Processors
12.5.1
Timing and Control Registers for Chip Select 0
T
Note:
The undefined (X) in the reset value is dependent upon values supplied to the chip on
the Expansion Bus address during the reset sequence. Please refer to
“Configuration Register 0” on page 706
for additional details.
12.5.2
Timing and Control Registers for Chip Select 1
12.5.3
Timing and Control Registers for Chip Select 2
Register Name:
EXP_TIMING_CS0
Hex Offset Address:
0XC4000000
Reset Hex Value:
CS0:
0xBFFF3C4x
Register
Description:
Timing and Control Registers
Access: Read/Write
31 30 29 28 27 26 25
22 21 20 19
16 15 14 13
9
8
7
6
5
4
3
2
1
0
CS
x_
EN
PA
R
_
E
N
T1
T2
T3
T4
T5
CY
C
LE_
TY
PE
CNFG[4:0]
S
ync
_Inte
l
EX
P_
C
H
IP
BY
TE_RD
1
6
HRDY
_PO
L
MUX_EN
SP
LT
_EN
WO
R
D
_
E
N
WR_EN
BY
TE_E
N
Register Name:
EXP_TIMING_CS1
Hex Offset Address:
0XC4000004
Reset Hex Value:
CS1:
0x00000000
Register
Description:
Timing and Control Registers
Access: Read/Write
31 30 29 28 27 26 25
22 21 20 19
16 15 14 13
9
8
7
6
5
4
3
2
1
0
CS
x_E
N
PA
R
_
E
N
T1
T2
T3
T4
T5
CY
CLE
_
TY
PE
CNFG[4:0]
Sy
n
c_
In
te
l
EX
P_
C
H
IP
BY
T
E
_
R
D
1
6
HRDY_P
OL
MU
X
_
E
N
SP
LT
_
E
N
WORD_EN
WR_EN
BY
TE_E
N
Register Name:
EXP_TIMING_CS2
Hex Offset Address:
0XC4000008
Reset Hex Value:
CS2:
0x00000000
Register
Description:
Timing and Control Registers
Access: Read/Write.
31 30 29 28 27 26 25
22 21 20 19
16 15 14 13
9
8
7
6
5
4
3
2
1
0
CS
x_
EN
PA
R
_
E
N
T1
T2
T3
T4
T5
CY
CL
E_
TY
PE
CNFG[4:0]
S
ync
_Inte
l
EX
P_
CHIP
BY
TE_RD
1
6
HRDY
_PO
L
MUX_EN
SP
LT
_E
N
WO
R
D
_
E
N
WR_EN
BY
TE_E
N