![Intel IXP45X Скачать руководство пользователя страница 336](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092336.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—USB 1.1 Device
Controller
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
336
Order Number: 306262-004US
8.5.23
UDC Frame Number Low Register
(UFNLR)
The UDC frame number low register is the eight least-significant bits of the 11-bit
frame number contained in the last received SOF packet. The three remaining bits are
located in the UFNHR. This information is used for isochronous transfers.
These bits are updated every SOF.
Register Name:
UFNHR
Hex Offset Address:
0 x C800B060
Reset Hex Value:
0x00000040
Register
Description:
Universal Serial Bus Device Frame Number High Register
Access: Read-Only
Bits
31
8
7
6
5
4
3
2
1
0
(Reserved)
SIR
SIM
IPE14
IPE9
IPE4
3-Bit Fr
am
e
Num
b
er
MS
B
X
0
1
0
0
0
0
0
0
Resets (Above)
Register
UFNHR
Bits
Name
Description
31:8
Reserved for future use.
7
SIR
SOF Interrupt Request (read/write 1 to clear).
1 = SOF has been received.
6
SIM
SOF interrupt mask.
0 = SOF interrupt enabled.
1 = SOF interrupt disabled.
5
IPE14
Isochronous Packet Error Endpoint 14 (read/write 1 to clear).
1 = Status indicator that data in the endpoint fifo is corrupted.
4
IPE9
Isochronous Packet Error Endpoint 9 (read/write 1 to clear).
1 = Status indicator that data in the endpoint fifo is corrupted.
3
IPE4
Isochronous Packet Error Endpoint 4 (read/write 1 to clear).
1 = Status indicator that data in the endpoint fifo is corrupted.
2:0
FNMSB
Frame Number MSB.
Most-significant three bits of 11-bit frame number associated with last receive
SOF. Reset to all zeros.