![Intel IXP45X Скачать руководство пользователя страница 552](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092552.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—PCI Controller
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Develepor’s Manual
August 2006
552
Order Number: 306262-004US
10.5.2.3
Class Code/Revision ID Register
4
MWIE
Memory Write and Invalidate Enable. When set to a one, enables this
device to generate the memory write and invalidate command.
0
RW
RW
3
SCE
Special Cycle Enable. When set, enables this device to monitor for Special
Cycles. This feature not supported.
0
RO
RO
2
BME
Bus Master Enable. When set, enables this device to act as a bus Master.
0
RW
RW
1
MAE
Memory Access Enable. When set to a 1, enables memory accesses as a
target.
0
RW
RW
0
IOAE
I/O Access Enable. When set to a 1, enables I/O accesses as a target.
0
RW
RW
Register
pci_srcr (Sheet 2 of 2)
Bits
Name
Description
Reset
Value
PCI
Access
AHB
Access
Register Name:
pci_ccrid
Block
Base Address:
0xC00000
Offset Address
0x08
Reset Value
0x0b4000XY
XY =
pci_revision_id
[7:0]
Register Description:
Provides Class Code and Revision ID values as specified in the PCI
2.2 Local Bus Specification.
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Class Code
Sub-Class Code
Interface
RevisionID
Register
pci_ccrid
Bits
Name
Description
Reset
Value
PCI
Access
AHB
Access
31:2
4
Class Code
Class/Sub-Class identifier for the device as defined in the PCI
specification. 0x0b = processor
0x0b
RO
RW
23:1
6
Sub-Class
Sub-Class identifier for Class Code 0x0b. 0x40 = coprocessor
0x40
RO
RW
15:8
Interface
Programming Interface code. Always 0x00 for this class.
0x00
RO
RW
7:0
RevisionID
Silicon A0 Revision for this device.
Silicon A1 Revision for this device.
Silicon A2 Revision for this device.
0x00
0x01
0x02
RO
RW