![Intel IXP45X Скачать руководство пользователя страница 269](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092269.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Reference Number: 306262-004US
269
UTOPIA Level 2—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
• IXP45X/IXP46X network processors — 31 physical devices
Additionally, the two-cycle polling routine defined by the UTOPIA Level 2 specification
limits the number of physical devices to 26.
The ATM Adaptation Layers (AAL) implemented by the Network Processor Engine may
have some further limitations on the number of physical interfaces supported. For more
details on the number of physical interfaces supported, see the Intel
®
IXP400 Software
Programmer’s Guide.
On the Network Processor Engine side, the UTOPIA Level 2 coprocessor interfaces to
the Network Processor Engine Core via the Network Processor Engine Coprocessor Bus
Interface. The Network Processor Engine Coprocessor Bus Interface is used to transfer
data to and from the Network Processor Engine core. The Network Processor Engine
Coprocessor Bus Interface also is used to access status and configuration information
for the UTOPIA Level 2 coprocessor.
shows the various modules within the UTOPIA Level 2 coprocessor.
7.2
UTOPIA Transmit Module
The functionality supported by the Transmit Module is tightly coupled with the code
written on the Network Processor Engine. This section details the full hardware
capabilities of the Transmit Module contained within the UTOPIA Level 2 coprocessor of
Figure 32.
UTOPIA Level 2 Coprocessor
B4324-01
Receive
Module
Transmit
Module
64 – Byte
Receive
Buffer
64 – Byte
Receive
Buffer
64 – Byte
Transmit
Buffer
64 – Byte
Transmit
Buffer
Network
Processor
Engine
Coprocessor
Interface
Network
Processor
Engine
Core
UTOPIA
Level 2
Receive
Interface
UTOPIA
Level 2
Transmit
Interface
2 Cell
Receive
FIFO
2 Cell
Transmit
FIFO