![Intel IXP45X Скачать руководство пользователя страница 746](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092746.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—HSS Coprocessor
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
746
Reference Number: 004US
13.5.4.3
8.192-Mbps Backplane
This backplane supports 4 E1 or 4 T1 streams on a single line which require that the
interface operates at 8.192 MHz.
illustrates that 4 E1 streams can be byte interleaved. The frame pulse
occurs at the first byte of the first E1 stream. No unassigned timeslots are necessary
here as the E1 frames can completely fill all the timeslots available.
When T1 frames are placed on this backplane bus, then unassigned timeslots are
required as a T1 frame is 24 timeslots wide unlike E1, which is 32 timeslots wide.
Figure 181. MVIP, Byte Interleaving Two T1 Streams onto a 4.096-Mbps Backplane
B4252-02
0
x
x
x
x
x
x
x
x
x
1
2
3
4
5 6
7
6
5
4
3
2
1
0
7
6
7
Xa Xb 0a 0b 1a 1b 2a 2b Xa Xb 3a 3b 4a 4b 5a 5b Xa Xb 6a 6b 7a 7b 8a 8b Xa Xb 9a 9b 10a 10b11a 11b
Timeslots
Bits
31b
Xa
4.096
MHz clock
Frame pulse
x
x
x
x
x x
0
Unused
timeslots
Frame pulse plus 7 unused bits
Figure 182. MVIP, Byte Interleaving Four E1 Streams onto a 8.192-Mbps Backplane Bus
B4253-02
0
0
1
2
3
4
5
6
7
0
1 2
3
4
5
6
7
6
5
4
3
2
1
0
7
6
7
0a 0b 0c 0d
2a 2b 2c 2d 3a 3b 3c 3d 4a 4b 4c 4d 5a 5b 5c 5d 6a 6b 6c 6d 7a 7b 7c 7d 8a 8b 8c 8d
Timeslots
Bits
31d
9a
8.192
MHz clock
Frame pulse
1
2 3
4
5
6 7
1d
1c
1b
1a