![Intel IXP45X Скачать руководство пользователя страница 110](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092110.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—Intel XScale
®
Processor
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
110
Order Number: 306262-004US
The Intel XScale processor clock frequency cannot be changed by software on the
IXP45X/IXP46X network processors.
3.5.2.3
Software Debug Registers
Software debug is supported by address breakpoint registers (Coprocessor 15,
register 14), serial communication over the JTAG interface and a trace buffer.
Registers 8 and 9 are used for the serial interface and registers 10 through 13 support
a 256 entry trace buffer. Register 14 and 15 are the debug link register and debug
SPSR (saved program status register). These registers are explained in more detail in
.
Opcode_2 and CRm should be zero.
Table 31.
PWRMODE Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
M
reset value: writable bits set to 0
Bits
Access
Description
31:0
Read-unpredictable / Write-as-Zero
Reserved
1:0
Read / Write
Mode (M)
0 = ACTIVE Never change from 00b
Table 32.
Clock and Power Management
Function
Data
Instruction
Read CCLKCFG
ignored
MRC p14, 0, Rd, c6, c0, 0
Write CCLKCFG
CCLKCFG value
MCR p14, 0, Rd, c6, c0, 0
Table 33.
CCLKCFG Register
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10
9
8
7
6
5
4
3
2
1
0
CCLKCFG
reset value: unpredictable
Bits
Access
Description
31:0
Read-unpredictable / Write-as-Zero
always
Reserved (write as zero)
Table 34.
Accessing the Debug Registers (Sheet 1 of 2)
Function
CRn (Register #)
Instruction
Access Transmit Debug Register (TX)
0b1000
MRC p14, 0, Rd, c8, c0, 0
MCR p14, 0, Rd, c8, c0, 0
Access Receive Debug Register (RX)
0b1001
MCR p14, 0, Rd, c9, c0, 0
MRC p14, 0, Rd, c9, c0, 0
Access Debug Control and Status Register
(DBGCSR)
0b1010
MCR p14, 0, Rd, c10, c0, 0
MRC p14, 0, Rd, c10, c0, 0
Access Trace Buffer Register (TBREG)
0b1011
MCR p14, 0, Rd, c11, c0, 0
MRC p14, 0, Rd, c11, c0, 0