![Intel IXP45X Скачать руководство пользователя страница 300](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092300.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—USB 1.1 Device
Controller
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
300
Order Number: 306262-004US
8.5.5
UDC Endpoint 3 Control/Status Register
(UDCCS3)
The UDC Endpoint 3control status register contains four bits that are used to operate
Endpoint 3, an Isochronous IN endpoint.
8.5.5.1
Transmit FIFO Service (TFS)
The transmit FIFO service bit is be set if one or fewer data packets remain in the
transmit FIFO. UDCCS3[TFS] is cleared when two complete data packets are in the
FIFO.
A complete packet of data is signified by loading 256 bytes or by setting UDCCS3[TSP].
Register Name:
UDCCS2
Hex Offset Address:
0 x C800 B018
Reset Hex Value:
0 x 00000000
Register
Description:
Universal Serial Bus Device Controller Endpoint 2 Control and Status Register
Access: Read/Write
Bits
31
8
7
6
5
4
3
2
1
0
(Reserved)
RSP
RNE
FST
SS
T
DME
(Rsvd
)
RP
C
RFS
X
0
0
0
0
0
0
0
0
Resets (Above)
Register
UDCCS2
Bits
Name
Description
31:8
Reserved for future use.
7
RSP
Receive short packet (read only).
1 = Short packet received and ready for reading.
6
RNE
Receive FIFO not empty (read-only).
0 = Receive FIFO empty.
1 = Receive FIFO not empty.
5
FST
Force stall (read/write).
1 = Issue STALL handshakes to OUT tokens.
4
SST
Sent stall (read/write 1 to clear).
1 = STALL handshake was sent.
3
(Reserved)
2
(Reserved). Always reads zero.
1
RPC
Receive packet complete (read/write 1 to clear).
0 = Error/status bits invalid.
1 = Receive packet has been received and error/status bits are valid.
0
RFS
Receive FIFO service (read-only).
0 = Receive FIFO has less than one data packet.
1 = Receive FIFO has 1 or more data packets.