![Intel IXP45X Скачать руководство пользователя страница 325](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092325.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Order Number: 306262--, Revision: 004US
325
USB 1.1 Device Controller—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network
Processors
8.5.17
UDC Endpoint 15 Control/Status Register
(UDCCS15)
The UDC Endpoint 15 Control Status Register contains six bits that are used to operate
endpoint 15, an Interrupt IN endpoint.
8.5.17.1
Transmit FIFO Service (TFS)
The transmit FIFO service bit is set if the FIFO does not contain any data bytes and
UDCCS15[TSP] is not set.
Register Name:
UDCCS14
Hex Offset Address:
0x C800B048
Reset Hex Value:
0x00000000
Register
Description:
Universal Serial Bus Device Controller Endpoint 14 Control and Status Register
Access: Read/Write
Bits
31
8
7
6
5
4
3
2
1
0
(Reserved)
RSP
RNE
(Rsvd
)
(Rsvd
)
(Rsvd
)
RO
F
RP
C
RFS
X
0
0
0
0
0
0
0
0
Resets (Above)
Register
UDCCS14
Bits
Name
Description
31:8
Reserved for future use.
7
RSP
Receive short packet (read only).
1 = Short packet received and ready for reading.
6
RNE
Receive FIFO not empty (read-only).
0 = Receive FIFO empty.
1 = Receive FIFO not empty.
5
(Reserved). Always reads 0.
4
(Reserved). Always reads 0.
3
(Reserved)
2
ROF
Receive overflow (read/write 1 to clear).
1 = Isochronous data packets are being dropped from the host because the
receiver is full.
1
RPC
Receive packet complete (read/write 1 to clear).
0 = Error/status bits invalid.
1= Receive packet has been received and error/status bits are valid.
0
RFS
Receive FIFO service (read-only).
0 = Receive FIFO has less than one data packet.
1 = Receive FIFO has one or more data packets.