![Intel IXP45X Скачать руководство пользователя страница 805](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092805.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
August 2006
Developer’s Manual
Reference Number: 306262-004US
805
Interrupt Controller—Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
17.2
Feature List
• 64 Supported Interrupts
• Priority encoded servicing of interrupts
• Ability to program the order of the 8 highest priority interrupts.
• Handles pclk- and hclk-generated interrupts
Int32
32
USB Host
USB Host Interrupt
Int33
33
I2C
I2C Interrupt
Int34
34
SSP
SSP Interrupt
Int35
35
TSync
TimeSync Interrupt
Int36
36
EAU
EAU Done Interrupt
Int37
37
SHA
SHA Hashing Done Interrupt
Int38
38
Reserved
Reserved
Int39
39
Reserved
Reserved
Int40
40
Reserved
Reserved
Int41
41
Reserved
Reserved
Int42
42
Reserved
Reserved
Int43
43
Reserved
Reserved
Int44
44
Reserved
Reserved
Int45
45
Reserved
Reserved
Int46
46
Reserved
Reserved
Int47
47
Reserved
Reserved
Int48
48
Reserved
Reserved
Int49
49
Reserved
Reserved
Int50
50
Reserved
Reserved
Int51
51
Reserved
Reserved
Int52
52
Reserved
Reserved
Int53
53
Reserved
Reserved
Int54
54
Reserved
Reserved
Int55
55
Reserved
Reserved
Int56
56
Reserved
Reserved
Int57
57
Reserved
Reserved
Int58
58
SWCP
SWCP Parity Error
Int59
59
Reserved
Reserved
Int60
60
QM
Queue Manager Parity Error
Int61
61
MCU
Multi-Bit ECC Error
In62
62
EXP
Expansion Bus Parity Error
Int63
63
Reserved
Reserved
Table 261.
Intel XScale
®
Processor Interrupt Mapping (Sheet 2 of 2)
Interrupt
Bit
Default
Priority
†
Source
Description
†
Priorities of Interrupts 0 through 7 are programmable, 8 through 63 are fixed. Priority 0 is
highest priority, 63 is lowest.