![Intel IXP45X Скачать руководство пользователя страница 940](http://html1.mh-extra.com/html/intel/ixp45x/ixp45x_developers-manual_2073092940.webp)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors—AHB Queue Manager
(AQM)
Intel
®
IXP45X and Intel
®
IXP46X Product Line of Network Processors
Developer’s Manual
August 2006
940
Reference Number: 306262-004US
27.6.3
Underflow/Overflow Status Register 0 - 1
The access to these status registers is read/write, however except for initialization,
diagnostic and test purposes, normal operation to these registers should be read only.
Writing status does not actually change the status, it only writes the shadow register
which contains the status.
27.6.4
Queues 32-63 Empty Status Register
The access to these status registers is read/write, however except for diagnostic and
test purposes, normal operation to these registers should be read only. Writing status
does not actually change the status, it only writes the shadow register which contains
the status.
Register
QUELOWSTAT (0 <= n <=3)
Bits
Name
Description
Reset
Value
Access
4k+3
:4k
Queue(8n+k
) Status
Flags
(0 <= k <= 7) Queue (8n+k) complete status flags of:
Full / Nearly Full / Nearly Empty / Empty
For each flag, ‘1’ is active.
0x3
RW
Register Name:
QUEUOSTAT (0 <= n <=1)
Block
Base Address:
Reg #n 0x0410
Offset Address
+ 4n
Reset Value
0x00000000
Register Description:
Queue underflow/overflow status register for the queues 0-31. OF/
UF: ‘1’ – Overflow/Underflow has occurred.
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Queue (16n +
15)
Queue (16n +
14)
Queue (16n +
13)
Queue (16n +
12)
Queue (16n +
11)
Queue (16n +
10)
Qu
eu
e (16
n
+
9)
Qu
eu
e (16
n
+
8)
Qu
eu
e (16
n
+
7)
Qu
eu
e (16
n
+
6)
Qu
eu
e (16
n
+
5)
Qu
eu
e (16
n
+
4)
Qu
eu
e (16
n
+
3)
Qu
eu
e (16
n
+
2)
Qu
eu
e (16
n
+
1)
Q
u
eu
e (16n
)
Register
QUEUOSTAT (0 <= n <=1)
Bits
Name
Description
Reset
Value
Access
2k+1
:2k
OF/UF
(0 <= k <= 7) Queue (16n+k) Overflow and Underflow bit,
respectively.
‘b00
RW
Register Name:
QUEUPPSTATE
Block
Base Address:
0x0440
Offset Address
+ 4n
Reset Value
0xFFFFFFFF
Register Description:
Queue status register for queues 32-63. E: ‘1’ – flag set.
Access:
(See below.)
31 30 29 28 27 26 25 24 23 22 21 20 19 18 17 16 15 14 13 12 11 10 9
8
7
6
5
4
3
2
1
0
Q63 E
Q62 E
Q61 E
Q60 E
Q59 E
Q58 E
Q57 E
Q56 E
Q55 E
Q54 E
Q53 E
Q52 E
Q51 E
Q50 E
Q49 E
Q48 E
Q47 E
Q46 E
Q45 E
Q44 E
Q43 E
Q42 E
Q41 E
Q40 E
Q39 E
Q38 E
Q37 E
Q36 E
Q35 E
Q34 E
Q33 E
Q32 E